Security Capsules: An Architecture for Post-Silicon Security Assertion Validation for Systems-on-Chip

被引:0
|
作者
Raja, Subashree [1 ]
Bhamidipati, Padmaja [1 ]
Liu, Xiaobang [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Digital Design Environm Lab, Elect Engn & Comp Sci Dept, Cincinnati, OH 45221 USA
关键词
Post-silicon validation; Trace buffer; Dynamic signal selection; System-on-Chip; Run-time security monitors; SELECTION; TRACE;
D O I
10.1109/ISVLSI51109.2021.00053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a methodology for post-silicon validation through the evaluation of security assertions for systems-on-chip (SoC). The methodology is centered around a security architecture in which a "security capsule" is attached to each IP core in the SoC. The security capsule consists of a set of on-line and off-line assertion monitors, a dynamic trace-buffer to trace selected groups of signals, and a dynamic trace controller. The architecture is supported by a trace signal selection and grouping algorithm and a dynamic signal tracing method to evaluate the off-chip monitors. This paper presents the security capsule architecture, the signal selection and grouping algorithm, and the run-time signal tracing method. Results of using the methodology on two SoC architectures based on the OpenRISC-1200 and RISC-V processors are presented.
引用
收藏
页码:248 / 253
页数:6
相关论文
共 50 条
  • [1] Post-Silicon Validation and Calibration of Hardware Security Primitives
    Xu, Xiaolin
    Suresh, Vikram
    Kumar, Raghavan
    Burleson, Wayne
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 29 - 34
  • [2] Correctness and Security at Odds: Post-silicon Validation of Modern SoC Designs
    Ray, Sandip
    Yang, Jin
    Basak, Abhishek
    Bhunia, Swarup
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [3] Assertion Coverage Aware Trace Signal Selection in Post-Silicon Validation
    Liu, Xiaobang
    Vemuri, Ranga
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 271 - 277
  • [4] On-Chip Stimuli Generation for Post-Silicon Validation
    Nicolici, Nicola
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 108 - 109
  • [5] INVITED: Specification and Modeling for Systems-on-Chip Security Verification
    Malik, Sharad
    Subramanyan, Pramod
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [6] ISTA: An Embedded Architecture for Post-silicon Validation in Processors
    Lei, Ting
    He, Hu
    Sun, Yihe
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 593 - 596
  • [7] Emulation-Based Selection and Assessment of Assertion Checkers for Post-Silicon Validation
    Taatizadeh, Pouya
    Nicolici, Nicola
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 46 - 53
  • [8] Post-silicon Validation Procedure for a PWL ASIC Microprocessor Architecture
    Lifschitz, O.
    Rodriguez, J. A.
    Julian, P.
    Agamennoni, O.
    IEEE LATIN AMERICA TRANSACTIONS, 2011, 9 (04) : 492 - 497
  • [9] Symbolic assertion mining for security validation
    Danese, Alessandro
    Bertacco, Valeria
    Pravadelli, Graziano
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1550 - 1555
  • [10] Reusing The IEEE 1500 Design for Test Infrastructure For Security Monitoring of Systems-on-Chip
    Backer, Jerry
    Hely, David
    Karri, Ramesh
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 52 - 56