Nanoelectromechanical (NEM) Devices for Logic and Memory Applications

被引:0
|
作者
Kwon, Hyug Su [1 ]
Choi, Woo Young [1 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, 1 Gwanak Ro, Seoul 08826, South Korea
关键词
CMOS; nanoelectromechanical (NEM)  memory switch; monolithic three-dimensional (M3D)  integration; field programmable gate array (FPGA); NONVOLATILE; DESIGN;
D O I
10.5573/JSTS.2022.22.3.188
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
research on NEM devices for logic and memory applications has been reviewed from the perspective of monolithic 3D (M3D) heterogeneous integration. In addition, the backgrounds of M3D CMOS-NEM reconfigurable logic (RL) circuits are described in detail. Moreover, 65-nm process based M3D CMOS-NEM RL circuits were proposed. It is predicted that proposed M3D CMOS-NEM RL circuits will exhibit 4.6x higher chip density, 2.3x higher operation frequency and 9.3x lower power consumption than CMOS-only ones (tri-state buffer case) for tile-to-tile operation.
引用
收藏
页码:188 / 197
页数:10
相关论文
共 50 条
  • [1] Nanoelectromechanical Logic and Memory Devices
    Akarvardar, Kerem
    Wong, H. -S. Philip
    ADVANCED GATE STACK, SOURCE/DRAIN, AND CHANNEL ENGINEERING FOR SI-BASED CMOS 5: NEW MATERIALS, PROCESSES, AND EQUIPMENT, 2009, 19 (01): : 49 - 59
  • [2] Selection Line Optimization of Nanoelectromechanical (NEM) Memory Switches for Stress Relief
    Jo, Hyun Chan
    Kang, Min Hee
    Choi, Woo Young
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (02) : 203 - 207
  • [3] Skyrmion devices for memory and logic applications
    Luo, Shijiang
    You, Long
    APL MATERIALS, 2021, 9 (05):
  • [4] Nanoelectromechanical devices for sensing applications
    Cimalla, V.
    Niebelschuetz, F.
    Tonisch, K.
    Foerster, Ch.
    Brueckner, K.
    Cimalla, I.
    Friedrich, T.
    Pezoldt, J.
    Stephan, R.
    Hein, M.
    Ambacher, O.
    SENSORS AND ACTUATORS B-CHEMICAL, 2007, 126 (01): : 24 - 34
  • [5] Scaling Analysis of Nanoelectromechanical Memory Devices
    Nagami, Tasuku
    Tsuchiya, Yoshishige
    Uchida, Ken
    Mizuta, Hiroshi
    Oda, Shunri
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04) : 0443041 - 0443045
  • [6] Monolithically 3-D Integrated Nanoelectromechanical (NEM) Configuration Memory for CMOS-NEM Hybrid Demultiplexer
    Kim, Tae-Soo
    Lee, Yong-Bok
    Kim, Sung-Ho
    Lee, So-Young
    Lee, Seung-Jun
    Yoon, Jun-Bo
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (12) : 2055 - 2058
  • [7] Simulation Techniques for Nanoelectromechanical (NEM) Relay
    Cho, Karam
    Shin, Changhwan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (09) : 6615 - 6618
  • [8] Active Region Formation of Nanoelectromechanical (NEM) Devices for Complementary-Metal-Oxide-Semiconductor-NEM Co-Integration
    Cha, Tae Min
    Jo, Hyun Chan
    Kwon, Hyug Su
    Choi, Woo Young
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6123 - 6127
  • [9] Notched Anchor Design for Low Voltage Operation of Nanoelectromechanical (NEM) Memory Switches
    Kang, Min-Hee
    Jo, Hyun-Chan
    Choi, Woo Young
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4198 - 4202
  • [10] Switching Voltage Analysis of Nanoelectromechanical Memory Switches for Monolithic 3-D CMOS-NEM Hybrid Reconfigurable Logic Circuits
    Lee, Ho Moon
    Jo, Hyun Chan
    Kwon, Hyug Su
    Choi, Woo Young
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (09) : 3780 - 3785