A Scalable and Parallel Test Access Strategy for NoC-based Multicore System

被引:8
|
作者
Han, Taewoo [1 ]
Choi, Inhyuk [1 ]
Oh, Hyunggoy [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Comp Syst & Reliable SoC Lab, Dept Elect & Elect Engn, Seoul, South Korea
关键词
parallel test; multiple identical cores; NoC; TAM; LINKS;
D O I
10.1109/ATS.2014.26
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new parallel test access strategy for multiple identical cores in a network-on-chip (NoC). The proposed test strategy takes advantage of the regular design of NoC to reduce both test area overhead and test time. The proposed NoC reused test access mechanism (TAM) adopted a pipelining structure and a deterministic test data routing algorithm in order to reuse the full bandwidth of links in the NoC. Also, the architecture has complete scalability according to the number of cores and applications for 3D environment are also represented. Experimental results show that the proposed TAM can test multiple cores with the same test time as a single core and negligible hardware overhead.
引用
收藏
页码:81 / 86
页数:6
相关论文
共 50 条
  • [41] HRFF: Hierarchical and Recursive Floorplanning Framework for NoC-Based Scalable Multi-Die FPGAs
    Luo, Jianwen
    Liu, Xinzhe
    Chen, Fupeng
    Ha, Yajun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (11) : 4295 - 4308
  • [42] Design and Analysis of Location Caches in a NoC-Based Chip Multiprocessor System
    Ramakrishnan, D.
    Wu, Y. L.
    Jone, W. B.
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 240 - 262
  • [43] System management recovery in NoC-based many-core systems
    Fochi, Vinicius
    Caimi, Luciano L.
    da Silva, Marcelo H.
    Moraes, Fernando Gehm
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (01) : 85 - 98
  • [44] Network Footprint Reduction through Data Access and Computation Placement in NoC-Based Manycores
    Liu, Jun
    Kotra, Jagadish
    Ding, Wei
    Kandemir, Mahmut
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [45] Evaluation Scheme for NoC-based CMP with Integrated Processor Management System
    Zydek, Dawid
    Selvaraj, Henry
    Koszalka, Leszek
    Pozniak-Koszalka, Iwona
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2010, 56 (02) : 157 - 167
  • [46] A Multicore System using NoC Communication for Parallel Coarse-grain Data Processing
    Hartono, Dicky
    Lee, S. W.
    Yap, V. V.
    Ng, M. S.
    Tang, C. M.
    2013 INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA), 2013,
  • [47] A Dynamic Resource Allocation Strategy for NoC Based Multicore Systems with Permanent Faults
    Paul, Suraj
    Chatterjee, Navonil
    Ghosal, Prasun
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 287 - 292
  • [48] An on-demand test triggering mechanism for NoC-based safety-critical systems
    Lee, Jason D.
    Gupta, Nikhil
    Bhojwani, Praveen S.
    Mahapatra, Rabi N.
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 184 - 189
  • [49] Test-Time Optimization in NOC-Based Manycore SOCs Using Multicast Routing
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    2014 IEEE 32ND VLSI TEST SYMPOSIUM (VTS), 2014,
  • [50] An energy-aware online task mapping algorithm in NoC-based system
    Bin Xie
    Tianzhou Chen
    Wei Hu
    Xingsheng Tang
    Dazhou Wang
    The Journal of Supercomputing, 2013, 64 : 1021 - 1037