Follow me - Digital jitter measurement method

被引:0
|
作者
Borgosz, J [1 ]
机构
[1] AGH Univ Sci & Technol, Fac Elect & Telecommun, Dept Elect, PL-30059 Krakow, Poland
关键词
jitter; phase noise; SDH;
D O I
暂无
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
This paper consists description of research results regarding digital jitter measurements for higher data rates. In previous publications [1][2][3] author has investigated different methods of digital jitter measurements, however they were applicable for data streams with lower clock frequencies. Developed methods and algorithms were optimised for implementation in FPGAs or ASICs. This work consists description of novel digital jitter measurement technique using programmable clock generators with phase shifters. Tests of this method were performed on well-known FPGA chips however may be easily extended to other digital environments. Obtained results are very promising; whole system may by integrated in one chip, measurement accuracy and resolution is pretty good and solution is easily scalable.
引用
收藏
页码:408 / 411
页数:4
相关论文
共 50 条