Modeling of Charge-Trapping/Detrapping-Induced Voltage Instability in High-k Gate Dielectrics

被引:3
|
作者
Sahhaf, Sahar [1 ,2 ]
De Brabanter, Kris [2 ]
Degraeve, Robin
Suykens, Johan A. K. [2 ]
De Moor, Bart [2 ]
Groeseneken, Guido [1 ,2 ]
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, Dept Elect Engn ESAT, Res Div SCD, B-3001 Louvain, Belgium
关键词
Hf-based dielectric; maximum voltage shift; oxide defects; trapping- and detrapping-induced voltage instability;
D O I
10.1109/TDMR.2011.2178073
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Investigation of trapping-/detrapping-induced voltage instabilities does demand not only accurate measurements but also a precise methodology for extracting the exact magnitude of the voltage shifts in the hysteresis curves which is indispensable. Particularly, in dc measurements where the induced voltage shifts are small, an excellent accuracy of the analysis method is required. Therefore, in this paper, we develop a new methodology that, with excellent agreement, models the complete measured I-d-V-g hysteresis curves using least squares support vector machines. Furthermore, we apply this model and formulate an optimization problem resulting in the maximum trap-induced voltage shifts in the entire hysteresis curves. Also, for the first time, we quantify the induced error on these extracted maxima. Finally, we illustrate the applicability of the introduced methodology by profiling the initially present and stress-induced defects in a 1-nm SiO2/3-nm HfSiO dielectric stack.
引用
收藏
页码:152 / 157
页数:6
相关论文
共 50 条
  • [31] SELECTIVE REMOVAL OF HIGH-K GATE DIELECTRICS
    Shamiryan, D.
    Baklanov, M.
    Claes, M.
    Boullart, W.
    Paraschiv, V.
    CHEMICAL ENGINEERING COMMUNICATIONS, 2009, 196 (12) : 1475 - 1535
  • [32] Reliability issues for high-k gate dielectrics
    Oates, AS
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 923 - 926
  • [33] The search continues for high-k gate dielectrics
    Demmin, JC
    SOLID STATE TECHNOLOGY, 2001, 44 (02) : 46 - +
  • [34] Process technology - Gate dielectrics - SiON and high-k dielectrics
    Martin, F.
    Lee, J.
    Technical Digest - International Electron Devices Meeting, 2000,
  • [35] Electrical characterization of high-k gate dielectrics
    Ma, TP
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 361 - 365
  • [36] Opportunities and challenges for high-k gate dielectrics
    Ma, TP
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 1 - 4
  • [37] Charge instability in high-k gate stacks with metal and polysilicon electrodes
    Neugroschel, A
    Bersuker, G
    2005 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2005, : 84 - 88
  • [38] Understanding Barrier Engineered Charge-Trapping NAND Flash Devices With and Without High-K Dielectric
    Lue, Hang-Ting
    Lai, Sheng-Chih
    Hsu, Tzu-Hsuan
    Du, Pei-Ying
    Wang, Szu-Yu
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 874 - 882
  • [39] Crucial integration of high work-function metal gate and high-k blocking oxide on charge-trapping type flash memory device
    Tsai, Ping-Hung
    Chang-Liao, Kuei-Shu
    Yang, Dong-Wei
    Chung, Yuan-Bin
    Wang, Tien-Ko
    Tzeng, P. J.
    Lin, C. H.
    Lee, L. S.
    Tsai, M. J.
    Chin, Albert
    APPLIED PHYSICS LETTERS, 2008, 93 (25)
  • [40] ReS2 based high-k dielectric stack charge-trapping and synaptic memory
    Fan, Ze-Hui
    Zhang, Min
    Chen, Lin
    Sun, Qing-Qing
    Zhang, David Wei
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59