Automated formal synthesis of Wallace Tree multipliers

被引:0
|
作者
Hasan, Osman [1 ]
Kort, Skander [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3 | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a formal synthesis methodology that is capable of performing correct synthesis at almost all levels of abstraction and can be adapted to be used for most of the combinational digital circuits irrespective of their size and complexity. The proposed methodology calls for proving the correctness-preserving characteristic for the transformations that are required in the synthesis of a particular digital circuit in a higher-order-logic theorem prover. These correctness-preserving transformation proofs can then be used to automatically verify the correctness of the corresponding synthesis process within the theorem prover in an automated way. For illustration purposes, we present the construction of an automated formal synthesis tool for Wallace Tree multipliers based on our methodology.
引用
收藏
页码:250 / 253
页数:4
相关论文
共 50 条
  • [41] HIGHER RADIX SERIAL TREE MULTIPLIERS AND APPLICATIONS
    WEBSTER, MB
    BAKER, PW
    DIGITAL PROCESSES, 1979, 5 (1-2): : 115 - 128
  • [42] Design and Analysis of Approximate Multipliers with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (03) : 532 - 543
  • [43] Area and power efficient array and tree multipliers
    El-Razouk, H.
    Abid, Z.
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1297 - +
  • [44] Automated Formal Synthesis of Digital Controllers for State-Space Physical Plants
    Abate, Alessandro
    Bessa, Iury
    Cattaruzza, Dario
    Cordeiro, Lucas
    David, Cristina
    Kesseli, Pascal
    Kroening, Daniel
    Polgreen, Elizabeth
    COMPUTER AIDED VERIFICATION, CAV 2017, PT I, 2017, 10426 : 462 - 482
  • [45] PRoofster: Automated Formal Verification
    Agrawal, Arpan
    First, Emily
    Kaufman, Zhanna
    Reichel, Tom
    Zhang, Shizhuo
    Zhou, Timothy
    Sanchez-Stern, Alex
    Ringer, Talia
    Brun, Yuriy
    2023 IEEE/ACM 45TH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING: COMPANION PROCEEDINGS, ICSE-COMPANION, 2023, : 26 - 30
  • [46] Automated formal verification of protocols
    Avresky, DR
    Vassilaras, S
    SIXTH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS, PROCEEDINGS, 1997, : 166 - 169
  • [47] VLSI Architecture for High Performance Wallace Tree Encoder
    Mathana, J. M.
    Dhanagopal, R.
    Menaka, R.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 1039 - 1042
  • [48] Enhanced Wallace Tree Multiplier via a Prefix Adder
    Kumar, Uttam
    Fam, Adly
    2020 18TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2020, : 211 - 216
  • [49] A Low Power Flash ADC with Wallace Tree Encoder
    Pardhu, Thottempudi
    Manusha, S.
    Sirisha, Katakam
    2014 ELEVENTH INTERNATIONAL CONFERENCE ON WIRELESS AND OPTICAL COMMUNICATIONS NETWORKS (WOCN), 2014,
  • [50] WALLACE TREE AS MAJORITY VOTE LOGIC-CIRCUIT
    KARTALOPOULOS, SV
    ELECTRONIC ENGINEERING, 1977, 49 (596): : 33 - 35