Automated formal synthesis of Wallace Tree multipliers

被引:0
|
作者
Hasan, Osman [1 ]
Kort, Skander [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3 | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a formal synthesis methodology that is capable of performing correct synthesis at almost all levels of abstraction and can be adapted to be used for most of the combinational digital circuits irrespective of their size and complexity. The proposed methodology calls for proving the correctness-preserving characteristic for the transformations that are required in the synthesis of a particular digital circuit in a higher-order-logic theorem prover. These correctness-preserving transformation proofs can then be used to automatically verify the correctness of the corresponding synthesis process within the theorem prover in an automated way. For illustration purposes, we present the construction of an automated formal synthesis tool for Wallace Tree multipliers based on our methodology.
引用
收藏
页码:250 / 253
页数:4
相关论文
共 50 条
  • [1] Automated Generation of HDL Implementations of Dadda and Wallace Tree Multipliers
    de Castro, Lucas G.
    Ogawa, Henrique S.
    Albertini, Bruno de C.
    2017 VII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC), 2017, : 17 - 22
  • [2] Automated synthesis of Dadda multipliers
    Lanier, T
    Wilcox, J
    Swarlzlander, E
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIV, 2004, 5559 : 31 - 39
  • [3] On the design of low power BIST for multipliers with Booth encoding and Wallace tree summation
    Bakalis, D
    Kalligeros, E
    Nikolos, D
    Vergos, HT
    Alexiou, G
    JOURNAL OF SYSTEMS ARCHITECTURE, 2002, 48 (4-5) : 125 - 135
  • [4] FPGA Implementation of Scalable Microprogrammed FIR Filter Architectures using Wallace Tree and Vedic Multipliers
    AlJuffri, Abdullah A.
    Badawi, Aiman S.
    BenSaleh, Mohammed S.
    Obeid, Abdulfattah M.
    Qasim, Syed Manzoor
    2015 Third International Conference on Technological Advances in Electrical, Electronics and Computer Engineering (TAEECE), 2015, : 159 - 162
  • [5] ASIC Realization and Performance Evaluation of Scalable Microprogrammed FIR Filters using Wallace Tree and Vedic Multipliers
    AlJuffri, Abdullah A.
    AlNahdi, Mohammed M.
    Hemaid, Anas A.
    AlShaalan, Osamh A.
    BenSaleh, Mohammed S.
    Obeid, Abdulfattah M.
    Qasim, Syed Manzoor
    2015 IEEE 15TH INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING (IEEE EEEIC 2015), 2015, : 1995 - 1998
  • [6] Performance Analysis of Wallace and Radix-4 Booth-Wallace Multipliers
    Asif, Shahzad
    Kong, Yinan
    PROCEEDINGS OF THE 2015 ELECTRONIC SYSTEM LEVEL SYNTHESIS CONFERENCE (ESLSYN), 2015, : 17 - 22
  • [7] Designing Approximate Reduced Complexity Wallace Multipliers
    Rizos, Ioannis
    Papatheodorou, Georgios
    Efthymiou, Aristides
    ELECTRONICS, 2025, 14 (02):
  • [8] The wallace tree simulator
    New Jersey Institute of Technology
    1600, 10-14 (July/September 2004):
  • [9] Polynomial Formal Verification of Multipliers
    Martin Keim
    Rolf Drechsler
    Bernd Becker
    Michael Martin
    Paul Molitor
    Formal Methods in System Design, 2003, 22 : 39 - 58
  • [10] Polynomial formal verification of multipliers
    Keim, M
    Drechsler, R
    Becker, B
    Martin, M
    Molitor, P
    FORMAL METHODS IN SYSTEM DESIGN, 2003, 22 (01) : 39 - 58