Asynchronous cross-pipelined multiplier

被引:9
|
作者
Butas, J [1 ]
Choy, CS [1 ]
Povazanec, J [1 ]
Chan, CF [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Shatin, Hong Kong, Peoples R China
关键词
asynchronous design; domino logic; dual-rail coding; four-phase signaling protocol; handshake circuit; multiplier; signal-processing systems;
D O I
10.1109/4.938377
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a design of a 16-bit asynchronous multiplier is presented. The multiplier core consists of small basic blocks. Each block includes handshake and computation logic and communicates with four neighbor cells in asynchronous handshake fashion using four-phase protocol. The computation logic is implemented in dual-rail coded domino logic. The input and output signals of the multiplier are single-rail coded. The single-rail coding allows communication with other single-rail coded asynchronous blocks using four-phase signaling. The design speed is self-adjusting to the technology parameters and supply voltage variations. The multiplier has low latency and achieves a throughput rate of 250 MHz. The multiplier was fabricated in a 0.6-mum CMOS process and has a core size of 4.3 x 2.1 mm.
引用
收藏
页码:1272 / 1275
页数:4
相关论文
共 50 条
  • [1] A novel asynchronous control unit and the application to a pipelined multiplier
    Chiang, JS
    Liao, JY
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A169 - A172
  • [2] FPGA Based Asynchronous Pipelined Multiplier with Intelligent Delay Controller
    Prabakar, T. N.
    Lakshminarayanan, G.
    Anilkumar, K. K.
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 304 - +
  • [3] Globally Asynchronous Locally Synchronous (GALS) Pipelined Signed Multiplier
    Wazurkar, Gouri
    Badjate, S. L.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING, ANALYTICS AND SECURITY TRENDS (CAST), 2016, : 383 - 386
  • [4] A scalable counterflow-pipelined asynchronous radix-4 booth multiplier
    Hensley, J
    Lastra, A
    Singh, M
    [J]. 11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 128 - 137
  • [5] A 1.6-GHz 16xl6b asynchronous pipelined multiplier
    Sin, TY
    Wong, EMC
    Jong, ICC
    [J]. PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 336 - 339
  • [6] Pipelined Architecture for Vedic Multiplier
    Harish, Babu N.
    Satish, Reddy N.
    Devendra, Bhumarapu
    Jayakrishanan, P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [7] A Simple Pipelined Logarithmic Multiplier
    Bulic, Patricio
    Babic, Zdenka
    Avramovic, Aleksej
    [J]. 2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 235 - 240
  • [8] Design of an Asynchronous Pipelined Processor
    Chang, Meng-Chou
    Shiau, Da-Sen
    [J]. 2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1226 - 1229
  • [9] Performance of pipelined asynchronous systems
    Corradini, F.
    Vogler, W.
    [J]. JOURNAL OF LOGIC AND ALGEBRAIC PROGRAMMING, 2007, 70 (02): : 201 - 221
  • [10] Performance of pipelined asynchronous systems
    Corradini, F
    Vogler, W
    [J]. FORMAL MODELING AND ANALYSIS OF TIMED SYSTEMS, 2005, 3829 : 242 - 257