共 50 条
- [1] A novel asynchronous control unit and the application to a pipelined multiplier [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A169 - A172
- [2] FPGA Based Asynchronous Pipelined Multiplier with Intelligent Delay Controller [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 304 - +
- [3] Globally Asynchronous Locally Synchronous (GALS) Pipelined Signed Multiplier [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING, ANALYTICS AND SECURITY TRENDS (CAST), 2016, : 383 - 386
- [4] A scalable counterflow-pipelined asynchronous radix-4 booth multiplier [J]. 11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 128 - 137
- [5] A 1.6-GHz 16xl6b asynchronous pipelined multiplier [J]. PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 336 - 339
- [6] Pipelined Architecture for Vedic Multiplier [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
- [7] A Simple Pipelined Logarithmic Multiplier [J]. 2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 235 - 240
- [8] Design of an Asynchronous Pipelined Processor [J]. 2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1226 - 1229
- [9] Performance of pipelined asynchronous systems [J]. JOURNAL OF LOGIC AND ALGEBRAIC PROGRAMMING, 2007, 70 (02): : 201 - 221
- [10] Performance of pipelined asynchronous systems [J]. FORMAL MODELING AND ANALYSIS OF TIMED SYSTEMS, 2005, 3829 : 242 - 257