Design of High-Throughput Fixed-Point Complex Reciprocal/Square-Root Unit

被引:25
|
作者
Wang, Dong [1 ]
Ercegovac, Milos D. [2 ]
Zheng, Nanning [1 ]
机构
[1] Xi An Jiao Tong Univ, Inst Artificial Intelligence & Robot, Xian 710049, Peoples R China
[2] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
关键词
2-D cubic interpolation; complex reciprocal; complex square root; field-programmable gate array (FPGA); function approximation; IMPLEMENTATION;
D O I
10.1109/TCSII.2010.2050946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Complex reciprocal and square-root operations are used in many digital signal processing (DSP) and numerical computations. In particular, high-throughput fixed-point implementations are desired in high-performance systems. This brief describes a novel design of high-throughput 16-bit fixed-point complex reciprocal/square-root unit. Our approach uses an interpolation algorithm based on the 2-D cubic convolution. Consisting of lookup tables, a small amount of logic, and embedded DSP blocks, the unit is implemented as a four-stage pipeline, achieving a throughput rate of 46 MHz on the Altera Stratix-II FPGA, comparing favorably with the existing designs which achieve a maximum throughput of about 10 MHz on mainstream field-programmable gate arrays (FPGAs). The proposed scheme is also applicable to high-throughput implementation on other platforms as well as of other complex functions.
引用
收藏
页码:627 / 631
页数:5
相关论文
共 42 条
  • [21] High performance and low power fixed-point special function unit for mobile vertex processors
    Jiao J.-Y.
    Mu R.
    Hao Y.
    Liu Y.-Y.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2011, 33 (11): : 2764 - 2770
  • [22] A Fixed-Point Pre-Processing Hardware Architecture Design for Complex Independent Component Analysis
    Moses, Yashwant
    Rao, Madhav
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 244 - 249
  • [23] DESIGN OF A HIGH-SPEED SQUARE ROOT MULTIPLY AND DIVIDE UNIT.
    Zurawski, J.H.P.
    Gosling, J.B.
    IEEE Transactions on Computers, 1987, C-36 (01) : 13 - 23
  • [24] Design of high-performance fixed-point transforms using the common factor method
    Hinds, Arianne T.
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXIII, 2010, 7798
  • [25] Architecture design of a high-performance 32-bit fixed-point DSP
    Chen, J
    Xu, RH
    Fu, YZ
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 115 - 125
  • [26] Experimental design on single-time-point high-throughput microsomal stability assay
    Di, L
    Kerns, EH
    Gao, N
    Li, SQ
    Huang, YP
    Bourassa, JL
    Huryn, DM
    JOURNAL OF PHARMACEUTICAL SCIENCES, 2004, 93 (06) : 1537 - 1544
  • [27] One-unit fixed-point complex-valued ICA-R algorithm using magnitude information
    School of Electronic and Information Engineering, Dalian University of Technology, Dalian 116023, China
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2008, 30 (11): : 2666 - 2669
  • [28] FPGA Design of Fixed-Complexity High-Throughput MIMO Detector based on QRDM Algorithm
    Wu, Xiang
    Thompson, John S.
    2010 5TH INTERNATIONAL ICST CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2010,
  • [29] VLSI design of low-cost and high-precision fixed-point reconfigurable FFT processors
    Xiao, Hao
    Yin, Xiang
    Wu, Ning
    Chen, Xin
    Li, Jun
    Chen, Xiaoxing
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2018, 12 (03): : 105 - 110
  • [30] High-throughput Illumina sequencing and microsatellite design in Watersipora (Bryozoa), a complex of invasive species
    Joshua A. Mackie
    Darren Wostenberg
    Michael Doan
    Sean F. Craig
    John A. Darling
    Conservation Genetics Resources, 2014, 6 : 1053 - 1055