A SCALABLE PARALLEL HARDWARE ARCHITECTURE FOR CONNECTED COMPONENT LABELING

被引:12
|
作者
Lin, Chung-Yuan [1 ]
Li, Sz-Yan [1 ]
Tsai, Tsung-Han [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Taipei, Taiwan
来源
2010 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING | 2010年
关键词
Connected component; labeling algorithm; scalable architecture; real-time; ALGORITHM;
D O I
10.1109/ICIP.2010.5653457
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The parallel connected component labeling used in binary image analysis is reconsidered in this paper for the high throughput and intermediate memory requirements problem on high dimensional image sequence. It is based on a proposed dual-parallel connected component labeling method. The main idea is to break the sequentiality of the labeling procedure by separating image into slices and to correctly delimit the extent of all connected components locally, on each slice, simultaneously. According to the proposed method, a scalable architecture which can be adaptive to different throughput requirement is derived. The proposed architecture consists of local label assignment, local label fusion, and global process unit. The forest structure is introduced to cope with both global and local label equivalent. Based on the forest structure, find and union operations are implemented to complete the entire connected components labeling during two raster scans. Performance of the proposed architecture estimated in terms of the number of clocks and memory requirement are brought forward to justify the superiority of the novel design compared against previous implementation.
引用
收藏
页码:3753 / 3756
页数:4
相关论文
共 50 条
  • [21] An efficient scalable parallel hardware architecture for multilayer spiking neural networks
    Nuno-Maganda, Marco Aurelio
    Arias-Estrada, Miguel
    Torres-Huitzil, Cesar
    2007 3RD SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2007, : 167 - +
  • [22] Scalable Hardware Efficient Architecture for Parallel FIR Filters with Symmetric Coefficients
    Ye, Jinghao
    Yanagisawa, Masao
    Shi, Youhua
    ELECTRONICS, 2022, 11 (20)
  • [23] A New Parallel Algorithm for Two-Pass Connected Component Labeling
    Gupta, Siddharth
    Palsetia, Diana
    Patwary, Md. Mostofa Ali
    Agrawal, Ankit
    Choudhary, Alok
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL PARALLEL & DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2014, : 1356 - 1363
  • [24] Efficient Parallel Connected Component Labeling With a Coarse-to-Fine Strategy
    Chen, Jun
    Nonaka, Keisuke
    Sankoh, Hiroshi
    Watanabe, Ryosuke
    Sabirin, Houari
    Naito, Sei
    IEEE ACCESS, 2018, 6 : 55731 - 55740
  • [25] Parallel 3-Pixel Labeling Method and its Hardware Architecture Design
    Yang, Shyue-Wen
    Sheu, Ming-Hwa
    Lin, Jun-Jie
    Hu, Chuang-Chun
    Chen, Tzu-Hsiung
    Tseng, Shau-Yin
    FIFTH INTERNATIONAL CONFERENCE ON INFORMATION ASSURANCE AND SECURITY, VOL 1, PROCEEDINGS, 2009, : 185 - +
  • [26] PARALLEL LIGHT SPEED LABELING: AN EFFICIENT CONNECTED COMPONENT LABELING ALGORITHM FOR MULTI-CORE PROCESSORS
    Cabaret, Laurent
    Lacassagne, Lionel
    Etiemble, Daniel
    2015 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2015, : 3486 - 3489
  • [27] ME64 - A highly scalable hardware parallel architecture motion estimation in FPGA
    Zandonai, D
    Bampi, S
    Bergerman, M
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 93 - 98
  • [28] Hardware Acceleration Based Connected Component Labeling Algorithm in Real-Time ATR System
    Zhao Fei
    Zhang Zhi-yong
    FIFTH INTERNATIONAL CONFERENCE ON MACHINE VISION (ICMV 2012): ALGORITHMS, PATTERN RECOGNITION AND BASIC TECHNOLOGIES, 2013, 8784
  • [29] Parallel Light Speed Labeling: an efficient connected component algorithm for labeling and analysis on multi-core processors
    Laurent Cabaret
    Lionel Lacassagne
    Daniel Etiemble
    Journal of Real-Time Image Processing, 2018, 15 : 173 - 196
  • [30] Parallel Light Speed Labeling: an efficient connected component algorithm for labeling and analysis on multi-core processors
    Cabaret, Laurent
    Lacassagne, Lionel
    Etiemble, Daniel
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2018, 15 (01) : 173 - 196