A SCALABLE PARALLEL HARDWARE ARCHITECTURE FOR CONNECTED COMPONENT LABELING

被引:12
|
作者
Lin, Chung-Yuan [1 ]
Li, Sz-Yan [1 ]
Tsai, Tsung-Han [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Taipei, Taiwan
关键词
Connected component; labeling algorithm; scalable architecture; real-time; ALGORITHM;
D O I
10.1109/ICIP.2010.5653457
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The parallel connected component labeling used in binary image analysis is reconsidered in this paper for the high throughput and intermediate memory requirements problem on high dimensional image sequence. It is based on a proposed dual-parallel connected component labeling method. The main idea is to break the sequentiality of the labeling procedure by separating image into slices and to correctly delimit the extent of all connected components locally, on each slice, simultaneously. According to the proposed method, a scalable architecture which can be adaptive to different throughput requirement is derived. The proposed architecture consists of local label assignment, local label fusion, and global process unit. The forest structure is introduced to cope with both global and local label equivalent. Based on the forest structure, find and union operations are implemented to complete the entire connected components labeling during two raster scans. Performance of the proposed architecture estimated in terms of the number of clocks and memory requirement are brought forward to justify the superiority of the novel design compared against previous implementation.
引用
收藏
页码:3753 / 3756
页数:4
相关论文
共 50 条
  • [1] A Parallel Hardware Architecture for Connected Component Labeling Based on Fast Label Merging
    Flatt, Holger
    Blume, Steffen
    Hesselbarth, Sebastian
    Schuenemann, Torsten
    Pirsch, Peter
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 144 - 149
  • [2] A Scalable Bandwidth Aware Architecture for Connected Component Labeling
    Kumar, Vikram Sampath
    Irick, Kevin
    Al Maashri, Ahmed
    Vijaykrishnan, N.
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 116 - 121
  • [3] Subword parallel architecture for connected component labeling and morphological operations
    Chan, Wei-Kai
    Chien, Shao-Yi
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 936 - +
  • [4] A Parallel Connected Component Labeling Architecture for Heterogeneous Systems-on-Chip
    Perri, Stefania
    Spagnolo, Fanny
    Corsonello, Pasquale
    ELECTRONICS, 2020, 9 (02)
  • [5] Parallel execution of a connected component labeling operation on a linear array architecture
    Wang, KB
    Chia, TL
    Chen, Z
    Lou, DC
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2003, 19 (02) : 353 - 370
  • [6] A Memory-Efficient Hardware Architecture for Connected Component Labeling in Embedded System
    Zhao, Chen
    Gao, Wu
    Nie, Feiping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2020, 30 (09) : 3238 - 3252
  • [7] A Resource-Efficient Parallel Connected Component Labeling Algorithm and Its Hardware Implementation
    Zhao, Chen
    Gao, Wu
    Nie, Feiping
    IEEE TRANSACTIONS ON MULTIMEDIA, 2021, 23 (23) : 4184 - 4197
  • [8] A scalable parallel reconfigurable hardware architecture for DNA matching
    Garcia Neto Segundo, Edgar Jose
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (03) : 240 - 246
  • [9] Parallel Scalable Hardware Architecture for Hard Raptor Decoder
    Mladenov, T.
    Nooshabadi, S.
    Kim, K.
    Dassatti, A.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3741 - 3744
  • [10] A Scalable Parallel Reconfigurable Hardware Architecture for DNA Matching
    Neto Segundo, Edgar JoseGarcia
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,