HVIC process on bonded wafers with internal gettering

被引:0
|
作者
Polce, N [1 ]
Calley, M [1 ]
Jones, S [1 ]
Blackstone, S [1 ]
Martin, P [1 ]
机构
[1] CP Clare Corp, Semicond Grp, Beverly, MA USA
关键词
D O I
暂无
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
A high voltage BICDMOS process, using bonded and trench isolated wafers, was developed for internal use and foundry opportunities. Extensive use was made of the oxide isolation to achieve electrical isolation of > 1000V between elements. The Oxide isolation also allows high packing density, positive and negative voltages on the same chip, noise reduction and allows devices which inject minority carriers into the substrate. This process supports a rugged, vertical 350V DMOS, 10V CMOS, vertical NPN, lateral PNP, and a 450V SCR, together with a variety of components such as resistors, high and low voltage capacitors, Zener diodes, etc. We propose for the first time, the use of internal gettering in combination with high temperature denuding of the active layer using thermal oxidation techniques to achieve high minority carrier lifetime and enhanced gate oxide integrity (GOI). The internal gettering was achieved by the use of a pre-bond implantation and resulted in significantly enhanced minority carrier lifetime of the SOI layer.
引用
收藏
页码:470 / 472
页数:3
相关论文
共 50 条
  • [21] Gettering and lifetime engineering in silicon wafers
    Martinuzzi, S
    Palais, O
    HIGH PURITY SILICON VII, PROCEEDINGS, 2002, 2002 (20): : 233 - 248
  • [22] ALUMINUM GETTERING IN SILICON-WAFERS
    MARTINUZZI, S
    PORRE, O
    PERICHAUD, I
    PASQUINELLI, M
    JOURNAL DE PHYSIQUE III, 1995, 5 (09): : 1337 - 1343
  • [23] Gettering of metallic impurities in SIMOX wafers
    Hayashi, S.
    Mizuo, Y.
    Mizutani, T.
    Tanaka, K.
    Nippon Steel Technical Report, 2001, (83): : 91 - 94
  • [24] Intrinsic gettering of copper in silicon wafers
    Isomae, S
    Ishida, H
    Itoga, T
    Hozawa, K
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2002, 149 (06) : G343 - G347
  • [25] Strain and gettering in epitaxial silicon wafers
    Kirscht, FG
    Shabani, MB
    Yoshimi, T
    Kim, SB
    Snegirev, B
    Wang, C
    Williamson, L
    Takashima, K
    Taylor, P
    Lange, D
    SOLID STATE PHENOMENA, 1997, 57-8 : 355 - 363
  • [26] Application of gate oxide integrity to the evaluation of the efficiency of internal and external gettering sites in Si wafers
    Koveshnikov, S
    Beauchaine, D
    Radzimski, Z
    Ling, L
    Ravi, KV
    GETTERING AND DEFECT ENGINEERING IN SEMICONDUCTOR TECHNOLOGY, 2002, 82-84 : 393 - 398
  • [27] Characteristics of gettering process in multicrystalline Si wafers with combined porous Si/Al getters
    Sarikov, A.
    Naseka, V.
    SEMICONDUCTOR PHYSICS QUANTUM ELECTRONICS & OPTOELECTRONICS, 2012, 15 (01) : 8 - 12
  • [28] MULTIPLE INTERNAL-REFLECTION SPECTROSCOPY OF BONDED SILICON-WAFERS
    REICHE, M
    HOPFE, S
    GOSELE, U
    TONG, QY
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 1995, 61 (02): : 101 - 105
  • [29] Dominant factors of the laser gettering of silicon wafers
    Yu. I. Bokhan
    V. S. Kamenkov
    N. K. Tolochko
    Semiconductors, 2015, 49 : 270 - 273
  • [30] Gettering of iron in silicon-on-insulator wafers
    Beaman, KL
    Agarwal, A
    Kononchuk, O
    Koveshnikov, S
    Bondarenko, I
    Rozgonyi, GA
    APPLIED PHYSICS LETTERS, 1997, 71 (08) : 1107 - 1109