Nanosheet-Compatible Complementary-Field Effect Transistor Logic Non-Volatile Memory Device

被引:0
|
作者
Chang, Shu-Wei [1 ]
Chang, Yu-Ming [2 ]
Lee, Wen-Hsi [1 ]
Lee, Yao-Jen [3 ]
Lu, Darsen D. [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701401, Taiwan
[2] Natl Cheng Kung Univ, Inst Microelect, Dept Elect Engn, Tainan 701401, Taiwan
[3] Natl Yang Ming Chiao Tung Univ, Inst Pioneer Semicond Innovat, Hsinchu 30050, Taiwan
关键词
EMBEDDED FLASH MEMORY;
D O I
10.1149/2162-8777/ac8dbf
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This study proposes a logic non-volatile memory (NVM) device based on the state-of-the-art gate-all-around (GAA) nanosheet process. By adopting a complementary FET structure, we not only reduce the layout footprint area but also demonstrate the compatibility with sub-3nm nanosheet CMOS technology. We simulated the device in TCAD for program and erase operations, considering both Fowler Nordheim tunneling and hot carrier injection mechanisms. The memory window is optimized by adjusting the device structure, such as tunneling and blocking oxide thicknesses, top- and bottom-channel width, and the floating gate length, resulting in a significant enhancement in the memory window. Finally, NAND/NOR type CFET logic NVM are demonstrated to reveal the possible applications of gate-all-around stacked junctionless nanosheet transistor towards embedded flash.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Non-volatile logic-in-memory ternary content addressable memory circuit with floating gate field effect transistor
    Cho, Sangki
    Kim, Sueyeon
    Choi, Insoo
    Kang, Myounggon
    Baik, Seungjae
    Jeon, Jongwook
    [J]. AIP ADVANCES, 2023, 13 (04)
  • [2] Silicon-on-insulator non-volatile field-effect transistor memory
    Schwank, JR
    Shaneyfelt, MR
    Meisenheimer, TL
    Draper, BL
    Vanhesden, K
    Fleetwood, DM
    [J]. MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 253 - 258
  • [3] Non-volatile ferroelectric superconducting field effect transistor
    Ignatiev, A
    Wu, NJ
    Lin, H
    Huang, TQ
    Endicter, S
    Li, XY
    Liu, D
    [J]. INTEGRATED FERROELECTRICS, 1995, 10 (1-4) : 327 - 334
  • [4] Non-Volatile Latch Compatible With Static and Dynamic CMOS for Logic in Memory Applications
    Verma, Shivam
    Paul, Ravneet
    Shukla, Mayank
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2022, 58 (04)
  • [5] A nanowire transistor for high performance logic and terabit non-volatile memory devices
    Lee, Hyunjin
    Ryu, Seong-Wan
    Han, Jin-Woo
    Yu, Lee-Eun
    Im, Maesoon
    Kim, Chungjin
    Kim, Sungho
    Lee, Eujune
    Kim, Kuk-Hwan
    Kim, Ju-Hyun
    Bae, Dong-Il
    Jeon, Sang Cheol
    Kim, Kwang Hee
    Lee, Gi Sung
    Oh, Joe Sub
    Park, Yun Chang
    Bae, Woo Ho
    Yoo, Jung Jae
    Yang, Jun Mo
    Lee, Hee Mok
    Choi, Yang-Kyu
    [J]. 2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 144 - +
  • [6] Non-Volatile Transistor Memory with a Polypeptide Dielectric
    Liang, Lijuan
    He, Wenjuan
    Cao, Rong
    Wei, Xianfu
    Uemura, Sei
    Kamata, Toshihide
    Nakamura, Kazuki
    Ding, Changshuai
    Liu, Xuying
    Kobayashi, Norihisa
    [J]. MOLECULES, 2020, 25 (03):
  • [7] GIMOS - A NON-VOLATILE MOS MEMORY TRANSISTOR
    HSU, ST
    [J]. RCA REVIEW, 1981, 42 (03): : 424 - 433
  • [8] A Fully Logic CMOS Compatible Non-Volatile Memory for Low Power IoT Applications
    Wang, Yu
    Xiang, Junhui
    Chen, Xianliang
    Yang, Tao
    Yan, Na
    Min, Hao
    [J]. PROCEEDINGS 2015 5TH INTERNATIONAL CONFERENCE ON THE INTERNET OF THINGS (IOT), 2015, : 98 - 103
  • [9] Polymeric charge storage electrets for non-volatile organic field effect transistor memory devices
    Chou, Ying-Hsuan
    Chang, Hsuan-Chun
    Liu, Cheng-Liang
    Chen, Wen-Chang
    [J]. POLYMER CHEMISTRY, 2015, 6 (03) : 341 - 352
  • [10] Scalable Logic Gate Non-Volatile Memory
    Wang, Lee
    Hsu, Shi-Ming
    [J]. 2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,