Interpolation-Free Fractional-Pixel Motion Estimation Algorithms with Efficient Hardware Implementation

被引:2
|
作者
Sayed, Mohammed S. [1 ,4 ]
Badawy, Wael [2 ]
Jullien, Graham [3 ]
机构
[1] Zagazig Univ, ECE Dept, Fac Engn, Zagazig, Egypt
[2] Intelliview Technol Inc, Calgary, AB, Canada
[3] Univ Calgary, ECE Dept, Calgary, AB, Canada
[4] Zagazig Univ, European Union Res Dev & Innovat Program, Zagazig, Egypt
基金
加拿大自然科学与工程研究理事会;
关键词
Video coding; H.264; MPEG-4; Fractional-pixel motion estimation; ARCHITECTURE;
D O I
10.1007/s11265-010-0525-2
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents interpolation-free fractional-pixel motion estimation (FME) algorithms and efficient hardware prototype of one of the proposed FME algorithms. The proposed algorithms use a mathematical model to approximate the matching error at fractional-pixel locations instead of using the block matching algorithm to evaluate the actual matching error. Hence, no interpolation is required at fractional-pixel locations. The matching error values at integer-pixel locations are used to evaluate the mathematical model coefficients. The performance of the proposed algorithms has been compared with several FME algorithms including the full quarter-pixel search (FQPS) algorithm, which is used as part of the H.264 reference software. The computational cost and the performance analysis show that the proposed algorithms have about 90% less computational complexity than the FQPS algorithm with comparable reconstruction video quality (i.e., approximately 0.2 dB lower reconstruction PSNR values). In addition, a hardware prototype of one of the proposed algorithms is presented. The proposed architecture has been prototyped using the TSMC 0.18 mu m CMOS technology. It has maximum clock frequency of 312.5 MHz, at which, the proposed architecture can process more than 70 HDTV 1080p fps. The architecture has only 13,650 gates. The proposed architecture shows superior performance when compared with several FME architectures.
引用
收藏
页码:139 / 155
页数:17
相关论文
共 50 条
  • [31] Efficient Hardware Implementations of Low Bit Depth Motion Estimation Algorithms
    Celebi, Anil
    Urhan, Oguzhan
    Hamzaoglu, Ilker
    Erturk, Sarp
    IEEE SIGNAL PROCESSING LETTERS, 2009, 16 (06) : 513 - 516
  • [32] VLSI implementation of fractional motion estimation interpolation for high efficiency video coding
    Kang, Donggil
    Kang, Youngsuk
    Hong, Youpyo
    ELECTRONICS LETTERS, 2015, 51 (15) : 1163 - 1164
  • [33] Motion Estimation Algorithms With and Without Interpolation
    Priyadarshini, K.
    Karthick, M.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (02): : 67 - 70
  • [34] A Reconfigurable Fractional Interpolation Hardware for VVC Motion Compensation
    Azgin, Hasan
    Mert, Ahmet Can
    Kalali, Ercan
    Hamzaoglu, Ilker
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 99 - 103
  • [35] Efficient hardware implementation for H.264/AVC motion estimation
    Bojnordi, Mahdi Nazm
    Semsarzadeh, Mehdi
    Hashemi, Mahmoud Reza
    Fatemi, Omid
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1749 - +
  • [36] Hierarchical Integer pixel and Adaptive Fractional pixel Motion Estimation
    Yoon, Hyosun
    Kim, Hyesuk
    Kim, Miyoung
    Nga, Lai Thi Anh
    Lee, Gueesang
    8TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY WORKSHOPS: CIT WORKSHOPS 2008, PROCEEDINGS, 2008, : 391 - +
  • [37] Motion estimation hardware implementation for HDTV
    Hui, Xinbiao
    Yu, Songyu
    Zheng, Zhihang
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 1999, 33 (09): : 1071 - 1074
  • [38] Low Complexity HEVC Sub-Pixel Motion Estimation Technique and Its Hardware Implementation
    Mert, Ahmet Can
    Kalali, Ercan
    Hamzaoglu, Ilker
    2016 IEEE 6TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2016,
  • [39] Design and implementation of a highly efficient fractional motion estimation for the HEVC encoder
    Lung, Chun-Yu
    Shen, Chung-An
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (05) : 1541 - 1557
  • [40] Design and implementation of a highly efficient fractional motion estimation for the HEVC encoder
    Chun-Yu Lung
    Chung-An Shen
    Journal of Real-Time Image Processing, 2019, 16 : 1541 - 1557