Reliability assessment of transfer molded CSP

被引:4
|
作者
Kheng, LT [1 ]
Chua, TY [1 ]
Beng, LT [1 ]
机构
[1] Inst Microelect, Singapore 117685, Singapore
关键词
D O I
10.1109/EPTC.1998.756015
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes the package and board level reliability assessment of a transfer molded chip scale package. Two chip scale package (CSP) designs have been developed having a full matrix array of 144 I/Os and the other with 48 I/Os arranged in four rows. The assembly process takes advantage of existing packaging techniques and eliminates the need for new equipment and technology. The assembly process includes stencil wafer bumping followed by conventional packaging process. The bumped dies were mounted on a metal frame and fully encapsulated by an epoxy mold compound. Openings in the encapsulation were created corresponding to the bumps on the die. These allow electrical testing and subsequent attachment to the PCB. At package level, the CSP is very robust. It had passed the JEDEC moisture sensitivity Level 1, 1000 cycles of temperature cycling at level G from -40 to 125 degrees C and thermal shock test at level D from -65 to 150 degrees C. At board level flip-chip and CSP were assembled for reliability comparison. In temperature humidity test, all legs passed 1000 hr at 85 degrees C/85% RH. As for temperature cycling test both bare flip-chip and CSP on board experienced early failures when they are not underfill encapsulated. When underfill encapsulated, the CSP on board is more reliable compared with bare flip-chip on board.
引用
收藏
页码:274 / 278
页数:5
相关论文
共 50 条
  • [1] Reliability assessment of transfer molded CSP
    Kheng, Lee Teck
    Chua, Teo Yong
    Beng, Luna Thiam
    Proceedings of the Electronic Packaging Technology Conference, EPTC, 1998, : 274 - 278
  • [2] Rapid tooling for high reliability transfer molded devices
    Becker, Karl-F.
    Koch, M.
    Gramckow, J.
    Braun, T.
    Bader, V.
    Jung, E.
    Lang, K. -D.
    Aschenbrenner, R.
    Reichl, H.
    ESTC 2006: 1ST ELECTRONICS SYSTEMINTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2006, : 983 - +
  • [3] Molded Underfill Development for FlipStack CSP
    Lee, JoonYeob
    Oh, KwangSeok
    Hwang, ChanHa
    Lee, ChoonHeung
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 954 - 959
  • [4] CSP reliability
    McLellan, Niel
    Papageorge, Marc
    Fan, Nelson
    Advanced Packaging, 1998, 7 (02):
  • [5] TIMs for transfer molded power modules: Characterization, reliability, and modeling
    Sitta, Alessandro
    Mauromicale, Giuseppe
    Malgioglio, Giuseppe Luigi
    Amoroso, Davide Maria
    Schifano, Biagio
    Calabretta, Michele
    Sequenzia, Gaetano
    MICROELECTRONICS RELIABILITY, 2023, 148
  • [6] Assessment and Perspectives of Heat Transfer Fluids for CSP Applications
    Giaconia, Alberto
    Tizzoni, Anna Chiara
    Sau, Salvatore
    Corsaro, Natale
    Mansi, Emiliana
    Spadoni, Annarita
    Delise, Tiziano
    ENERGIES, 2021, 14 (22)
  • [7] RELIABILITY OF RESINS FOR MOLDED TRANSFORMERS
    TAKEUCHI, R
    FUKUSHI, K
    KUBO, H
    IEEE TRANSACTIONS ON ELECTRICAL INSULATION, 1991, 26 (06): : 1183 - 1188
  • [8] Board level reliability of CSP
    Juso, H
    Yamaji, Y
    Kimura, T
    Fujita, K
    Kada, M
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 525 - 531
  • [9] Drop reliability performance assessment for PCB assemblies of chip scale packages (CSP)
    Chong, DYR
    Toh, HJ
    Lim, BK
    Low, PTH
    Pang, JHL
    Che, FX
    Xiong, BS
    Xu, LH
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 262 - 269
  • [10] CSP solder ball reliability
    Ikemizu, M
    Fukuzawa, Y
    Nakano, J
    Yokoi, T
    Miyajima, K
    Funakura, H
    Hosomi, E
    TWENTY FIRST IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 1997, : 447 - 451