Custom On-Chip Sensors for Post-Silicon Failing Path Isolation in the Presence of Process Variations

被引:0
|
作者
Li, Min [1 ]
Davoodi, Azadeh [1 ]
Xie, Lin [2 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
[2] Cadence Design Syst, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work offers a framework for predicting the delays of individual design paths at the post-silicon stage which is applicable to post-silicon validation and delay characterization. The prediction challenge is mainly due to limited access for direct delay measurement on the design paths after fabrication, combined with the high degree of variability in the process and environmental factors. Our framework is based on using on-chip delay sensors to improve timing prediction. Given a placed netlist at the pre-silicon stage, an optimization procedure is described which automatically generates the sensors subject to an area budget and available whitespace on the layout, in the presence of process variations. Each sensor is then generated as a sequence of logic gates with an approximate location on the layout at the pre-silicon stage. The on-chip sensor delay is then measured to predict the delays of individual design paths with less pessimism. In our experiments, we show that custom on-chip sensors can significantly increase the rate of predicting if a specified set of paths are failing their timing requirements.
引用
收藏
页码:1591 / 1596
页数:6
相关论文
共 23 条
  • [1] Post-Silicon Failing-Path Isolation Incorporating the Effects of Process Variations
    Xie, Lin
    Davoodi, Azadeh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (07) : 1008 - 1018
  • [2] On-Chip Stimuli Generation for Post-Silicon Validation
    Nicolici, Nicola
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 108 - 109
  • [3] Enhancing Observability for Post-Silicon Debug with On-Chip Communication Monitors
    Cao, Yuting
    Palombo, Hernan
    Zheng, Hao
    Ray, Sandip
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 602 - 607
  • [4] Post-Silicon Diagnosis of Segments of Failing Speedpaths due to Manufacturing Variations
    Xie, Lin
    Davoodi, Azadeh
    Saluja, Kewal K.
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 274 - 279
  • [5] On-Chip Detection of Process Shift and Process Spread for Post-Silicon Diagnosis and Model-Hardware Correlation
    Islam, A. K. M. Mahfuzul
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (09) : 1971 - 1979
  • [6] Capturing Post-Silicon Variations Using a Representative Critical Path
    Liu, Qunzeng
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (02) : 211 - 222
  • [7] On Supporting Sequential Constraints for On-Chip Generation of Post-Silicon Validation Stimuli
    Shi, Xiaobing
    Nicolici, Nicola
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 107 - 112
  • [8] On-chip Dynamic Signal Sequence Slicing for Efficient Post-Silicon Debugging
    Lee, Yeonbok
    Matsumoto, Takeshi
    Fujita, Masahiro
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [9] An On-Chip Error Detection Method to Reduce the Post-Silicon Debug Time
    Oh, Hyunggoy
    Han, Taewoo
    Choi, Inhyuk
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (01) : 38 - 44
  • [10] On-Chip Generation of Uniformly Distributed Constrained-Random Stimuli for Post-Silicon Validation
    Shi, Xiaobing
    Nicolici, Nicola
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 808 - 815