Dynamic and partial reconfiguration of Zynq 7000 under Linux

被引:0
|
作者
Al Kadi, Muhammed [1 ]
Rudolph, Patrick [1 ]
Goehringer, Diana [1 ]
Huebner, Michael [1 ]
机构
[1] Ruhr Univ Bochum, Bochum, Germany
关键词
dynamic and partial reconfiguration; Zynq; 7000; FPGA; ZedBoard; Linux;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Dynamic and partial reconfiguration is a well-known technique to update the configuration of a field programmable gate array (FPGA) at runtime. Xilinx FPGAs support this feature which enables extensive research in this domain. However, until today the usage and exploitation of partial reconfiguration has a hurdle. The complex development process, as well as the required control at runtime keeps this technique away from many applications where it would be beneficial and lead to a reduction of costs and power consumption since a smaller FPGA can host more hardware modules due to a temporal partition and configuration in a time sequence. This paper shows an approach using the novel Zynq FPGA architecture from Xilinx. The partial reconfiguration is usable with a Linux realized on the dual core ARM 9 processor. A reconfigurable area provides space for accelerators which can be loaded and updated at runtime.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Phenox: Zynq 7000 based quadcopter robot
    Konomura, Ryo
    Hori, Koichi
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,
  • [32] Application of the Zynq 7000 System in the Control of a Boost Converter
    Rojas-Rocco, Felipe
    Baier-Fuentes, Carlos
    Ramirez-Alegria, Roberto
    Diaz-Bustos, Manuel
    Melin-Coloma, Pedro
    2019 IEEE CHILEAN CONFERENCE ON ELECTRICAL, ELECTRONICS ENGINEERING, INFORMATION AND COMMUNICATION TECHNOLOGIES (CHILECON), 2019,
  • [34] Partial Scalability to Ensure Reliable Dynamic Reconfiguration
    Ghafari, Mohammad
    Heydarnoori, Abbas
    2013 IEEE SEVENTH INTERNATIONAL CONFERENCE ON SELF-ADAPTATION AND SELF-ORGANIZING SYSTEMS WORKSHOPS (SASOW), 2014, : 84 - 89
  • [35] Dynamic partial FPGA reconfiguration in space applications
    Graczyk, Rafal
    Stolarski, Marcin
    Palau, Marie-Catherine
    Orleanski, Piotr
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2012, 2012, 8454
  • [36] Modeling Dynamic Partial Reconfiguration in the Dataflow Paradigm
    Piat, Jonathan
    Crenne, Jeremie
    PROCEEDINGS OF THE 2014 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2014), 2014, : 298 - 303
  • [37] ZipStream: improving dependability in Dynamic Partial Reconfiguration
    Di Carlo, Stefano
    Gambardella, Giulio
    Trong Huynh Bao
    Prinetto, Paolo
    Rolfo, Daniele
    Trotta, Pascal
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [38] Power Consumption Model for Partial and Dynamic Reconfiguration
    Bonamy, Robin
    Chillet, Daniel
    Bilavarn, Sebastien
    Sentieys, Olivier
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [39] Dynamic Partial Reconfiguration on Cognitive Radio platform
    Wang Lie
    Wu Feng-yan
    2009 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND INTELLIGENT SYSTEMS, PROCEEDINGS, VOL 4, 2009, : 381 - 384
  • [40] A Design Flow for FPGA Partial Dynamic Reconfiguration
    Xie Di
    Shi Fazhuang
    Deng Zhantao
    He Wei
    PROCEEDINGS OF THE 2012 SECOND INTERNATIONAL CONFERENCE ON INSTRUMENTATION & MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2012), 2012, : 119 - 123