Dynamic and partial reconfiguration of Zynq 7000 under Linux

被引:0
|
作者
Al Kadi, Muhammed [1 ]
Rudolph, Patrick [1 ]
Goehringer, Diana [1 ]
Huebner, Michael [1 ]
机构
[1] Ruhr Univ Bochum, Bochum, Germany
关键词
dynamic and partial reconfiguration; Zynq; 7000; FPGA; ZedBoard; Linux;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Dynamic and partial reconfiguration is a well-known technique to update the configuration of a field programmable gate array (FPGA) at runtime. Xilinx FPGAs support this feature which enables extensive research in this domain. However, until today the usage and exploitation of partial reconfiguration has a hurdle. The complex development process, as well as the required control at runtime keeps this technique away from many applications where it would be beneficial and lead to a reduction of costs and power consumption since a smaller FPGA can host more hardware modules due to a temporal partition and configuration in a time sequence. This paper shows an approach using the novel Zynq FPGA architecture from Xilinx. The partial reconfiguration is usable with a Linux realized on the dual core ARM 9 processor. A reconfigurable area provides space for accelerators which can be loaded and updated at runtime.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Experimental implementation of fault tolerance using dynamic partial reconfiguration on Xilinx Zynq-7000 SoC
    Ogido, Seiya
    Ichikawa, Shuichi
    Fujieda, Naoki
    Yamada, Chikatoshi
    Miyagi, Kei
    IEEJ Transactions on Industry Applications, 2021, 141 (02) : 93 - 99
  • [2] Leveraging Partial Dynamic Reconfiguration on Zynq SoC FPGAs
    Rodriguez, Jaime Correa
    Ackermann, Kurt Franz
    2014 9TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2014,
  • [3] Hardware Acceleration of Dash Mining Using Dynamic Partial Reconfiguration on the ZYNQ Board
    Abdulmonem, Mohamed H.
    EssamEddeen, Jihad
    Zakhari, Michael H.
    Hanafi, Sayed
    Mostafa, Hassan
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 263 - 266
  • [4] Dynamic and Partial Reconfiguration Power Consumption Runtime Measurements Analysis for ZYNQ SoC Devices
    Rihani, Mohamad Alfadl
    Nouvel, Fabienne
    Prevotet, Jean-Christophe
    Mroue, Mohamad
    Lorandel, Jordane
    Mohanna, Yasser
    2016 13TH INTERNATIONAL SYMPOSIUM ON WIRELESS COMMUNICATION SYSTEMS (ISWCS), 2016, : 592 - 596
  • [5] Evaluation of a Declarative Linux Kernel FPGA Manager for Dynamic Partial Reconfiguration
    Langenbach, Ulrich
    Wiehler, Stefan
    Schubert, Endric
    2017 INTERNATIONAL CONFERENCE ON FPGA RECONFIGURATION FOR GENERAL-PURPOSE COMPUTING (FPGA4GPC), 2017, : 13 - 18
  • [6] 基于Zynq-7000的嵌入式Linux移植
    张朝元
    邵高平
    汪洋
    电子科技, 2018, (01) : 9 - 11
  • [7] ZyCAP: Efficient Partial Reconfiguration Management on the Xilinx Zynq
    Vipin, Kizheppatt
    Fahmy, Suhaib A.
    IEEE EMBEDDED SYSTEMS LETTERS, 2014, 6 (03) : 41 - 44
  • [8] In-depth Analysis and Enhancements of RO-PUFs with a Partial Reconfiguration Framework on Xilinx Zynq-7000 SoC FPGAs
    Herkle, Andreas
    Mandry, Holger
    Becker, Joachim
    Ortmanns, Maurits
    PROCEEDINGS OF THE 2019 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2019, : 238 - 247
  • [9] Debugging Xilinx Zynq-7000 SoC Processor Caches during Linux System Execution under Proton Irradiation
    Jaksch, M.
    Budroweit, J.
    Stehle, F.
    2022 IEEE RADIATION EFFECTS DATA WORKSHOP (REDW) (IN CONJUNCTION WITH 2022 NSREC), 2022, : 105 - 108
  • [10] Automated Partial Reconfiguration Design for Adaptive Systems with CoPR for Zynq
    Vipin, Kizheppatt
    Fahmy, Suhaib A.
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 202 - 205