THERMAL IMPACTS OF LEAKAGE POWER IN 2D/3D FLOORPLANNING

被引:0
|
作者
Ma, Yuchun [1 ]
Zhou, Qiang [1 ]
Zhou, Pingqiang [1 ]
Hong, Xianlong [1 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Tsinghua Natl Lab Informat Sci & Technol TNList, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
3D ICs; thermal; leakage power; floorplanning;
D O I
10.1142/S0218126610006773
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power is becoming a key design challenge in current and future CMOS designs. Due to technology scaling, the leakage power is rising so quickly that it largely elevates the die temperature. In this paper, we deeply investigate the impact of leakage power on thermal profile in both 2D and 3D floorplanning. Our results show that chip temperature can increase by about 11 degrees C in 2D design and 68 degrees C for 3D case with leakage power considered. Then we propose a thermal-driven floorplanning flow integrated with an iterative leakage-aware thermal analysis process to optimize chip temperature and save leakage power consumption. Experimental results show that for 2D design, the max chip temperature can be reduced by about 8 degrees C and the proportion of leakage power to total power can be reduced from 19.17% to 11.12%. The corresponding results for 3D are 60 degrees C temperature reduction and 16.3% less leakage power proportion.
引用
下载
收藏
页码:1483 / 1495
页数:13
相关论文
共 50 条
  • [1] Thermal effects with leakage power considered in 2D/3D floorplanning
    Zhou, Pingqiang
    Ma, Yuchun
    Zhou, Qiang
    Hong, Xianlong
    PROCEEDINGS OF 2007 10TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN AND COMPUTER GRAPHICS, 2007, : 338 - 343
  • [2] Impact of floorplanning and thermal vias placement on temperature in 2D and 3D processors
    Zajac, Piotr
    Galicia, Melvin
    Maj, Cezary
    Napieralski, Andrzej
    MICROELECTRONICS JOURNAL, 2016, 52 : 40 - 48
  • [3] 3D floorplanning with thermal vias
    Wong, Eric
    Lim, Sung Kyu
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 876 - +
  • [4] Rethinking the stability impacts of 2D/3D perovskites
    Sun, Kaiwen
    Liu, Wentao
    Liu, Minglong
    Yao, Kai
    Joule, 2024, 8 (12): : 3239 - 3241
  • [5] Thermal-Aware Floorplanning for 3D MPSoCs
    Ayala, Jose L.
    IEEE DESIGN & TEST OF COMPUTERS, 2011, 28 (02): : 78 - 78
  • [6] 2D or 3D?
    Mills, R
    COMPUTER-AIDED ENGINEERING, 1996, 15 (08): : 4 - 4
  • [7] Thermal Analysis of Power Transformer Using 2D and 3D Finite Element Method
    Seddik, Mohamed S.
    Shazly, Jehan
    Eteiba, Magdy B.
    ENERGIES, 2024, 17 (13)
  • [8] Power efficiency of 3D vs 2D ICs
    Chrzanowska-Jeske, M.
    Ahmed, Mohammad A.
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [9] Interconnect and thermal-aware floorplanning for 3D microprocessors
    Hung, W. -L.
    Link, G. M.
    Xie, Yuan
    Vijaykrishnan, N.
    Irwin, M. J.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 98 - +
  • [10] Thermal-aware incremental floorplanning for 3D ICs
    Li, Xin
    Ma, Yuchun
    Hong, Xianlong
    Dong, Sheqin
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1092 - 1095