Integrated hardware-software co-synthesis and high-level synthesis for design of embedded systems under power and latency constraints

被引:2
|
作者
Doboli, A [1 ]
机构
[1] SUNY Stony Brook, Dept Elect & Comp Engn, VLSI Syst Design Lab, Stony Brook, NY 11794 USA
关键词
D O I
10.1109/DATE.2001.915087
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an integrated approach to hardware-software co-synthesis and HLS for design of low-power embedded systems. The main motivation for this work is that fine trade-offs between latency and power can be explored at the system level only with a detailed knowledge of used hardware resources. Integrated method was realized as a simulated annealing based solution-space exploration. Exploration is guided by Performance Models, that exactly capture the relationship between performances i.e. power consumption and latency and design decisions i.e. binding and scheduling. The proposed approach permits not only a more accurate latency and power estimation but also the exposure of RTL-level design decisions at the system level. As a result, more effective power-latency trade-offs are possible during co-synthesis as compared to traditional task-level methods.
引用
收藏
页码:612 / 619
页数:8
相关论文
共 50 条
  • [21] Invited: Hardware/Software Co-Synthesis and Co-Optimization for Autonomous Systems
    Chang, Wanli
    Zhao, Shuai
    Burton, Simon
    Wang, Haitong
    Chen, Ting
    Chen, Nan
    Audsley, Neil
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1319 - 1322
  • [22] Invited: The SODA Approach: Leveraging High-Level Synthesis for Hardware/Software Co-design and Hardware Specialization
    Agostini, Nicolas Bohm
    Curzelt, Serena
    Limaye, Ankur
    Amatya, Vinay
    Minutoli, Marco
    Castellana, Vito Giovanni
    Manzano, Joseph
    Tumeo, Antonino
    Ferrandi, Fabrizio
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 1359 - 1362
  • [23] Integrated high-level synthesis and power-net routing for digital design under switching noise constraints
    Doboli, A
    Vemuri, R
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 629 - 634
  • [24] CASPER: Concurrent hardware-software co-synthesis of hard real-time aperiodic and periodic specifications of embedded system architectures
    Dave, BP
    Jha, NK
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 118 - 124
  • [25] Co-Z ECC scalar multiplications for hardware, software and hardware-software co-design on embedded systems
    Baldwin, Brian
    Goundar, Raveen R.
    Hamilton, Mark
    Marnane, William P.
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2012, 2 (04) : 221 - 240
  • [26] CAD tool for hardware software co-synthesis of heterogeneous multiple processor embedded architectures
    Khan, Gul Nawaz
    Ahmed, Usman
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2008, 12 (04) : 313 - 343
  • [27] HIGH-LEVEL SOFTWARE SYNTHESIS FOR THE DESIGN OF COMMUNICATION-SYSTEMS
    RITZ, S
    PANKERT, M
    ZIVOJNOVIC, V
    MEYR, H
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1993, 11 (03) : 348 - 358
  • [28] CAD tool for hardware software co-synthesis of heterogeneous multiple processor embedded architectures
    Gul Nawaz Khan
    Usman Ahmed
    Design Automation for Embedded Systems, 2008, 12 : 313 - 343
  • [29] A Hybrid Genetic Algorithm for Hardware-Software Synthesis of Heterogeneous Parallel Embedded Systems
    Drabowski, Mieczyslaw
    Kielkowicz, Kazimierz
    INFORMATION SYSTEMS ARCHITECTURE AND TECHNOLOGY, PT II, 2018, 656 : 331 - 343
  • [30] High-Level Synthesis in the Delft Workbench Hardware/Software Co-design Tool-Chain
    Nane, Razvan
    Sima, Vlad-Mihai
    Cuong Pham-Quoc
    Goncalves, Fernando
    Bertels, Koen
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2014), 2014, : 138 - 145