SoC: Simulation and damping of power supply noise

被引:0
|
作者
Rauscher, J [1 ]
Pfleiderer, HJ [1 ]
机构
[1] Univ Ulm, Dept Microelect, D-89081 Ulm, Germany
关键词
simultaneous switching noise; delta I-noise; power integrity;
D O I
10.1117/12.582345
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The analysis of full-chip IR and di/dt drop as well as package and on-chip resonance is very important for the system-on-chip design. Algorithms to optimize power distribution networks (PDNs) iteratively require fast methods to estimate the power supply noise. Additionally an efficient way to provide the complex input data for such a simulation is required. The simulation method used is based on a macromodel of the off-chip power supply and a 2D signal line model of the on-chip PDN. The on-chip PDN gets discretized in 2D signal line cells. We use admittance functions in each direction instead of resistances and inductances for these cells. Therefore, the frequency dependence due to the multiple return paths in different layers and further high frequency effects can be incorporated. One of the merits of this approach is that these admittance functions, which may vary all over the chip, can be efficiently calculated with a model order reduction algorithm directly from a Partial Element Equivalent Circuit (PEEC) model. The currents of the nonlinear devices are modeled as time varying current sources in parallel to capacitances and conductances. We use a fast transient simulation algorithm closely related to the Finite-Difference Time-Domain schemes to simulate the model. The method is well suited for iterative design improvements and irregular power grids. Combining the macromodel of the off-chip PDN with the reduced order model of the IC we investigate the effect of damping resistors and the possibility to optimize the power integrity, by increasing the damping resistors.
引用
收藏
页码:85 / 92
页数:8
相关论文
共 50 条
  • [31] A novel embedded soft-start circuit for SOC power supply
    Guo Zhongjie
    Wu Longsheng
    Liu Youbao
    Zhang Qian
    [J]. JOURNAL OF SEMICONDUCTORS, 2010, 31 (05) : 0550121 - 0550126
  • [32] A novel embedded soft-start circuit for SOC power supply
    郭仲杰
    吴龙胜
    刘佑宝
    张倩
    [J]. Journal of Semiconductors, 2010, 31 (05) : 133 - 138
  • [33] Equipment for noise monitoring of power supply units
    Papez, Vaclav
    Papezova, Stanislava
    [J]. 2006 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS, 2006, : 137 - +
  • [34] ANALYSIS OF POWER SUPPLY NOISE MITIGATION CIRCUITS
    Charania, Tasreen
    Chuang, Pierce
    Opal, Ajoy
    Sachdev, Manoj
    [J]. 2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2011, : 1250 - 1255
  • [35] Power supply noise-reduction circuit
    Serrels, F
    [J]. ELECTRONICS WORLD, 2000, 106 (1774): : 809 - 809
  • [36] Power supply noise-reduction circuit
    Serrels, F
    [J]. ELECTRONICS WORLD, 2000, 106 (1775): : 892 - 892
  • [37] Managing audible power-supply noise
    Joshi, Prasad
    [J]. Electronics World, 2020, 126 (2003): : 33 - 35
  • [38] Modeling power supply noise in delay testing
    Wang, Jing
    Walker, Duncan M.
    Lu, Xiang
    Majhi, Ananta
    Kruseman, Bram
    Gronthoud, Guido
    Villagra, Luis Elvira
    van de Wiel, Paul J. A. M.
    Eichenberger, Stefan
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 226 - 234
  • [39] Interposers for Power Supply Voltage Noise Reduction
    Uematsu, Yutaka
    Yagyu, Masayoshi
    Osaka, Hideki
    [J]. 2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 264 - 267
  • [40] Power Supply Noise: Causes, Effects, and Testing
    Polian, Ilia
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 326 - 338