共 50 条
- [21] Design and Analysis of a Low-Power Two-Stage Dynamic Comparator with 40ps Delay in 65nm CMOS Technology [J]. 2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 159 - 164
- [23] Design of a low power 60GHz OOK receiver in 65nm CMOS technology [J]. PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 22 - 24
- [24] A Low-Leakage, Hybrid ESD Power Supply Clamp in 65nm CMOS Technology [J]. 2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
- [25] A Self-Healing Technique Using ZTC Biasing for PVT Variations Compensation in 65nm CMOS Technology [J]. 2015 IEEE 28TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2015, : 128 - 131
- [26] High Gain Low Offset Faster Two Stage CMOS Op-Amp and Effects of Aspect Ratios on Gain [J]. 2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 253 - 256
- [27] A low power GPS/Galileo/GLONASS receiver in 65nm CMOS [J]. 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 241 - 244
- [28] Optimized Two Stage Low Power Miller Compensated Operational Amplifier with CMOS 180nm Technology [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 29 - 42
- [29] Application of Improved PSO for Optimal Design of CMOS Two-stage Op-amp using Nulling Resistor Compensation Circuit [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 110 - 115
- [30] A new power efficient fully differential low-voltage two stage OP-AMP architecture [J]. VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 87 - 91