A Low Power Miller Compensation Technique for Two Stage Op-amp in 65nm CMOS Technology

被引:0
|
作者
Nagulapalli, R. [1 ]
Hayatleh, K. [1 ]
Barker, S. [1 ]
Reddy, B. Naresh Kumar [2 ]
Seetharamulu, B. [2 ]
机构
[1] Oxford Brookes Univ, Wheatley Campus, Oxford OX33 1HX, England
[2] ICFAI Fdn Higher Educ, Fac Sci & Technol, Hyderabad, India
关键词
Stability; Phase-Margin; compensation; UGB; Power; AMPLIFIER; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A critical review of the Miller compensation technique for a two-stage operational amplifier (op-amp) is presented in this paper. The trade-offs involved in the compensation capacitor value and the small signal parameters of the op-amp are also considered in this paper; that is, the second stage requires a higher bias current, while driving a large capacitive load for a given phase-margin. A technique is presented with a view to increase the g(m) of the second stage without increasing the power dissipation, hence improving the phase margin while maintaining the unity gain bandwidth (UGB) of the op-amp. A prototype has been designed in 65nm CMOS technology and post-layout simulations exhibit good performance characteristics of 45MHz UGB with 250fF compensation capacitor, for a supply voltage of 1.2V, and a current consumption of 132 mu A. The new technique shows a superior performance to those obtained with an established compensation technique that achieves a 10MHz UGB while dissipating the same power. The total circuit size is 0.00234mm2 silicon area.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Design and Analysis of a Low-Power Two-Stage Dynamic Comparator with 40ps Delay in 65nm CMOS Technology
    Ghasemi, Razieh
    Ghasemian, Hossein
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    [J]. 2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 159 - 164
  • [22] Pareto ANOVA analysis for CMOS 0.18 μm two-stage Op-amp
    Chachuli, Siti Amaniah Mohd
    Fasyar, Puteri Nor Aznie
    Soin, Norhayati
    Karim, Nissar Mohammad
    Yusop, Norbayah
    [J]. MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2014, 24 : 9 - 14
  • [23] Design of a low power 60GHz OOK receiver in 65nm CMOS technology
    Lu, Zhenghao
    Feng, Chen
    Yu, Xiaopeng
    Qin, Yajie
    Yeo, Kiat Seng
    [J]. PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 22 - 24
  • [24] A Low-Leakage, Hybrid ESD Power Supply Clamp in 65nm CMOS Technology
    Elghazali, Mahdi
    Sachdev, Manoj
    Opal, Ajoy
    [J]. 2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [25] A Self-Healing Technique Using ZTC Biasing for PVT Variations Compensation in 65nm CMOS Technology
    Nateghi, Hamidreza
    El-Sankary, Kamal
    [J]. 2015 IEEE 28TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2015, : 128 - 131
  • [26] High Gain Low Offset Faster Two Stage CMOS Op-Amp and Effects of Aspect Ratios on Gain
    Abdullah-Al-Kaiser, Md.
    Jarin, Ismat
    [J]. 2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 253 - 256
  • [27] A low power GPS/Galileo/GLONASS receiver in 65nm CMOS
    Kim, Huijung
    Choi, Jeong-Hyun
    Lee, Sang-Yun
    Kim, Taewan
    Kim, Jung-woo
    Bae, Jong-Dae
    Yi, Chaehag
    Moon, Hyunwon
    [J]. 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 241 - 244
  • [28] Optimized Two Stage Low Power Miller Compensated Operational Amplifier with CMOS 180nm Technology
    Sinha, Praween Kumar
    Sumita
    Sharma, Neelam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 29 - 42
  • [29] Application of Improved PSO for Optimal Design of CMOS Two-stage Op-amp using Nulling Resistor Compensation Circuit
    De, Bishnu Prasad
    Maji, K. B.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 110 - 115
  • [30] A new power efficient fully differential low-voltage two stage OP-AMP architecture
    Ramírez-Angulo, J
    Thoutam, S
    Ducoudray, GO
    Carvajal, RG
    [J]. VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 87 - 91