Simulation-based test algorithm generation and port scheduling for multi-port memories

被引:10
|
作者
Wu, CF [1 ]
Huang, CT [1 ]
Cheng, KL [1 ]
Wang, CW [1 ]
Wu, CW [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30043, Taiwan
关键词
D O I
10.1109/DAC.2001.935524
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents a simulation-based test algorithm generation and test scheduling methodology for multi-port memories. The purpose is to minimize the testing time while keeping the test algorithm in a simple and regular format for easy test generation, fault diagnosis, and built-in self-test (BIST) circuit implementation. Conventional functional fault models are used to generate tests covering most defects. In addition, multi-port specific defects are covered using structural fault models. Port-scheduling is introduced to take advantage of the inherent parallelism among different ports. Experimental results for commonly used multi-port memories, including dual-port, four-port, and n-read-1-write memories, have been obtained, showing that efficient test algorithms can be generated and scheduled to meet different test bandwidth constraints. Moreover, memories with more ports benefit more with respect to testing time.
引用
收藏
页码:301 / 306
页数:6
相关论文
共 50 条
  • [21] Multi-Port Driven Radiators
    Bowers, Steven M.
    Hajimiri, Ali
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (12) : 4428 - 4441
  • [22] DESIGN OF MULTI-PORT NETWORKS
    WALLINGTON, JR
    [J]. MARCONI REVIEW, 1979, 42 (212): : 14 - 37
  • [23] On multi-port current conveyors
    Dostal, T
    Vrba, K
    Cajka, J
    [J]. PROCEEDINGS OF THE 4TH WSEAS INTERNATIONAL CONFERENCE ON APPLICATIONS OF ELECTRICAL ENGINEERING, 2005, : 261 - 264
  • [24] An intelligent Multi-Port Memory
    Wang Zuo
    Zuo Qi
    Li Jiaxing
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION WORKSHOP: IITA 2008 WORKSHOPS, PROCEEDINGS, 2008, : 251 - 254
  • [25] Analysis and genetic algorithm based CAD techniques for the multi-port branch coupler
    Wan, XM
    Liu, YP
    [J]. 2002 3RD INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2002, : 717 - 720
  • [26] Multi-port Power Amplifier Calibration Estimation Technique Based on ICA Algorithm
    Zhu, Zhiwen
    Huang, Xinping
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON ADVANCES IN SATELLITE AND SPACE COMMUNICATIONS (SPACOMM 2011), 2011, : 20 - 23
  • [27] The Scheduling of quay cranes and truck in Container Port-A Simulation-based method
    Ma Huijuan
    Hong Yongfa
    Du Yuyue
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON APPLIED SCIENCE AND ENGINEERING INNOVATION, 2015, 12 : 842 - 847
  • [28] Built-in self-test for multi-port RAMs
    Wu, YJ
    Gupta, S
    [J]. SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 398 - 403
  • [29] Realistic fault models and test procedure for multi-port SRAMs
    Hamdioui, S
    van de Goor, AJV
    Eastwick, D
    Rodgers, M
    [J]. 2001 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, PROCEEDINGS, 2001, : 65 - 72
  • [30] Oxidative stress in multi-port and single-port cholecystectomy
    Pappas-Gogos, George
    Tellis, Constantinos C.
    Trypsianis, Grigorios
    Tsimogiannis, Konstantinos E.
    Tsimoyiannis, Evangelos C.
    Simopoulos, Constantinos E.
    Pitiakoudis, Michael
    Tselepis, Alexandros D.
    [J]. JOURNAL OF SURGICAL RESEARCH, 2015, 194 (01) : 101 - 106