Simulation-based test algorithm generation and port scheduling for multi-port memories

被引:10
|
作者
Wu, CF [1 ]
Huang, CT [1 ]
Cheng, KL [1 ]
Wang, CW [1 ]
Wu, CW [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30043, Taiwan
关键词
D O I
10.1109/DAC.2001.935524
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents a simulation-based test algorithm generation and test scheduling methodology for multi-port memories. The purpose is to minimize the testing time while keeping the test algorithm in a simple and regular format for easy test generation, fault diagnosis, and built-in self-test (BIST) circuit implementation. Conventional functional fault models are used to generate tests covering most defects. In addition, multi-port specific defects are covered using structural fault models. Port-scheduling is introduced to take advantage of the inherent parallelism among different ports. Experimental results for commonly used multi-port memories, including dual-port, four-port, and n-read-1-write memories, have been obtained, showing that efficient test algorithms can be generated and scheduled to meet different test bandwidth constraints. Moreover, memories with more ports benefit more with respect to testing time.
引用
收藏
页码:301 / 306
页数:6
相关论文
共 50 条
  • [1] Port Generation for Multi-Mode Multi-Port Antennas based on Group Theory
    Warkentin, Lukas
    Manteuffel, Dirk
    [J]. 2024 18TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION, EUCAP, 2024,
  • [2] Automated Synthesis of Multi-Port Memories and Control
    Nichols, Hunter
    Grimes, Michael
    Sowash, Jennifer
    Cirimelli-Low, Jesse
    Guthaus, Matthew R.
    [J]. 2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 59 - 64
  • [3] An Abstraction of Multi-port Memories with Arbitrary Addressable Units
    Charvat, Lukas
    Smrcka, Ales
    Vojnar, Tomas
    [J]. COMPUTER AIDED SYSTEMS THEORY, PT 1, 2013, 8111 : 460 - 468
  • [4] Simulation of Multi-port Gear Pump Based on Virtual Prototyping
    Yu, Xiaoyang
    Sun, Li
    [J]. PRODUCT DESIGN AND MANUFACTURING, 2011, 338 : 291 - 294
  • [5] Simulation of Jeddah multi-port sea outfall
    Al-Ghamdi A.S.
    [J]. Journal of Coastal Conservation, 2010, 14 (1) : 63 - 69
  • [6] Column generation for the multi-port berth allocation problem with port cooperation stability
    Guo, Liming
    Zheng, Jianfeng
    Liang, Jinpeng
    Wang, Shuaian
    [J]. TRANSPORTATION RESEARCH PART B-METHODOLOGICAL, 2023, 171 : 3 - 28
  • [7] Random testing of multi-port static random access memories
    Karimi, F
    Meyer, FJ
    Lombardi, F
    [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 101 - 106
  • [8] Use of multi-port memories in programmable structures for architectural synthesis
    Mandal, C
    Zimmer, RM
    [J]. EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 341 - 351
  • [9] Parallel testing of multi-port static random access memories
    Karimi, F
    Irrinki, S
    Crosby, T
    Park, N
    Lombardi, F
    [J]. MICROELECTRONICS JOURNAL, 2003, 34 (01) : 3 - 21
  • [10] Automatic march tests generation for multi-port SRAMs
    Benso, A
    Bosio, A
    Di Carlo, S
    Di Natale, G
    Prinetto, P
    [J]. DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 385 - +