Tutorial on forming through-silicon vias

被引:25
|
作者
Burkett, Susan L. [1 ]
Jordan, Matthew B. [2 ]
Schmitt, Rebecca P. [2 ,3 ]
Menk, Lyle A. [2 ,3 ]
Hollowell, Andrew E. [2 ]
机构
[1] Univ Alabama, Dept Elect & Comp Engn, POB 872086, Tuscaloosa, AL 35487 USA
[2] Sandia Natl Labs, POB 5800, Albuquerque, NM 87185 USA
[3] Univ New Mexico, Dept Chem Engn, Albuquerque, NM 87131 USA
来源
基金
美国国家科学基金会;
关键词
HIGH-ASPECT-RATIO; SELECTIVE ACCELERATOR DEACTIVATION; COPPER DEPOSITION; SUPERCONFORMAL ELECTRODEPOSITION; NICKEL DEPOSITION; PASSIVATION LAYER; THIN-FILMS; CU-TSV; DIFFUSION; DEEP;
D O I
10.1116/6.0000026
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Through-silicon vias (TSVs) are a critical technology for three-dimensional integrated circuit technology. These through-substrate interconnects allow electronic devices to be stacked vertically for a broad range of applications and performance improvements such as increased bandwidth, reduced signal delay, improved power management, and smaller form-factors. There are many interdependent processing steps involved in the successful integration of TSVs. This article provides a tutorial style review of the following semiconductor fabrication process steps that are commonly used in forming TSVs: deep etching of silicon to form the via, thin film deposition to provide insulation, barrier, and seed layers, electroplating of copper for the conductive metal, and wafer thinning to reveal the TSVs. Recent work in copper electrochemical deposition is highlighted, analyzing the effect of accelerator and suppressor additives in the electrolyte to enable void-free bottom-up filling from a conformally lined seed metal.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Chip Warpage Induced by Tapered Through-Silicon Vias: A Numerical Analysis
    Dou, J.
    Shen, Y-L.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2015, 15 (04) : 629 - 632
  • [42] Dynamic Self-Repair Architectures for Defective Through-silicon Vias
    Yang, Joon-Sung
    Han, Tae Hee
    Kobla, Darshan
    Ju, Edward L.
    [J]. ETRI JOURNAL, 2014, 36 (02) : 301 - 308
  • [43] Solid-state qubits integrated with superconducting through-silicon vias
    D. R. W. Yost
    M. E. Schwartz
    J. Mallek
    D. Rosenberg
    C. Stull
    J. L. Yoder
    G. Calusine
    M. Cook
    R. Das
    A. L. Day
    E. B. Golden
    D. K. Kim
    A. Melville
    B. M. Niedzielski
    W. Woods
    A. J. Kerman
    W. D. Oliver
    [J]. npj Quantum Information, 6
  • [44] MINIATURE CAMERAS Through-silicon vias make microcameras even smaller
    Overton, Gail
    [J]. LASER FOCUS WORLD, 2011, 47 (06): : 22 - +
  • [45] Testing 3D Chips Containing Through-Silicon Vias
    Marinissen, Erik Jan
    Zorian, Yervant
    [J]. ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 569 - +
  • [46] Characterization of through-silicon vias using laser terahertz emission microscopy
    Jacobs, Kristof J. P.
    Murakami, Hironaru
    Murakami, Fumikazu
    Serita, Kazunori
    Beyne, Eric
    Tonouchi, Masayoshi
    [J]. NATURE ELECTRONICS, 2021, 4 (03) : 202 - 207
  • [47] Electrical Characterization of Through-Silicon Vias (TSV) with Different Physical Configurations
    Zhao, Wen-Sheng
    Guo, Yong-Xin
    Yin, Wen-Yan
    [J]. 2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 173 - 176
  • [48] Device Reliability for CMOS Image Sensors with Backside Through-Silicon Vias
    Gambino, J. P.
    Soleimani, H.
    Rahim, I.
    Riebeek, B.
    Sheng, L.
    Hosey, G.
    Truong, H.
    Hall, G.
    Jerome, R.
    Price, D.
    [J]. 2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [49] Through-Silicon Vias and 3D Inductors for RF Applications
    Ebefors, Thorbjorn
    Oberhammer, Joachim
    [J]. MICROWAVE JOURNAL, 2014, 57 (02) : 80 - +
  • [50] Damage Mechanisms in Through-Silicon Vias Due to Thermal Exposure and Electromigration
    Lee, Tae-kyu
    Yang, Hanry
    Dutta, Indranath
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (02) : 661 - 673