Design of a soft error hardened SRAM cell with improved access time for embedded systems

被引:0
|
作者
Tomar, V. K. [1 ]
Sachdeva, Ashish [2 ]
机构
[1] GLA Univ, ECE Dept, Mathura, India
[2] Chandigarh Univ, ECE Dept, Mohali, India
关键词
CMOS; Access time; Embedded-system; Critical charge; VLSI; 9T SUBTHRESHOLD SRAM; ULTRA-LOW-POWER; VOLTAGE; ROBUST; 8T; INTERNET; LATCHES; IMPACT; SCHEME; LAW;
D O I
10.1016/j.micpro.2022.104445
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recent advancements in high-performance processor operation have nurtured the requirement of low power, reliable, and fast static random-access memory (SRAM). Scaling supply voltage is the most preferred technique while minimizing the power dissipation in SRAM cells. However, several challenges follow with this improvement including, increased soft errors and diminishing operating speed. A novel 12T SRAM cell is presented in this work for improving critical charge and operating speed. The improvement in key parameters of the proposed cell is affirmed by comparing with recently reported circuits that use various improvement techniques, i.e., standard 6T (S6T), tunable access transistors 8T (T8T), PPN based 10T (PP10T), Schmitt-trigger based 10T (ST10T), Soft error hardened 10T (SEH10T), Schmitt trigger based 11T (ST11T), stable low power 11T (SL11T), and data-dependent 11T (DPS11T) cell. The critical charge of the proposed 12T is improved by 1.39x/1.30x/1.69x/0.79x/0.92x//1.51x/1.02x/1.6 2x comparing with S6T/T8T/PP10T/ST10T/SEH10T/ST11T/SL11T/DPS11T SRAM cell. Moreover, the proposed cell successfully mitigates the half-select issue that allows implementing a bit-interleaved array. The access time in proposed 12T during read and write operations is reduced by 1.14x/1.04x/1.11 x/1.11 x/1 x/1.02x/1.12x/1.01 x and 0.97x/1.02x/1.70x/0.96x/1.39x/0.99x/0.93x/0.96x respectively comparing with S6T/T8T/PP10T/ST10T/ SEH10T/ST11T/SL11T/DPS11T SRAM cell. The enhancement in read stability and write ability of the proposed 12T is represented by 1.21x/1.09x/0.60x/0.88x/0.61x/0.61x/1.08x/1.10x and 1.06x/1.10x/1.29x/0.82x/ 0.93x/1.06x/0.80x/1.05x variation in read and write static noise margin, respectively comparing with S6T/T8T/PP10T/ST10T/SEH10T/ST11T/SL11T/DPS11T cell. Also, the proposed 12T require low data retention voltage in contrast to other considered cells.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Design of a soft error hardened SRAM cell with improved access time for embedded systems
    Tomar, V.K.
    Sachdeva, Ashish
    [J]. Microprocessors and Microsystems, 2022, 90
  • [2] Design and Analysis of Soft Error Rate in FET/CNTFET Based Radiation Hardened SRAM Cell
    Muthu, Bharathi Raj
    Pushpa, Ewins Pon
    Dhandapani, Vaithiyanathan
    Jayaraman, Kamala
    Vasanthakumar, Hemalatha
    Oh, Won-Chun
    Sagadevan, Suresh
    [J]. SENSORS, 2022, 22 (01)
  • [3] Soft Error Hardened Symmetric SRAM Cell with High Read Stability
    Ahmad, Sayeed
    Alam, Naushad
    Hasan, Mohd.
    [J]. PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2017, : 189 - 193
  • [4] Design of a High Performance 1 Kb SRAM Array Using Proposed Soft Error Hardened 12T SRAM Cell
    Kumar, R. Manoj
    Sridevi, P., V
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (14)
  • [5] Soft-Error-Aware Radiation-Hardened Ge-DLTFET-Based SRAM Cell Design
    Raikwal, Pushpa
    Kumar, Prashant
    Panchore, Meena
    Dwivedi, Pushpendra
    Cecil, Kanchan
    [J]. ELECTRONICS, 2023, 12 (14)
  • [6] Soft Error Hardened Asymmetric 10T SRAM Cell for Aerospace Applications
    Shah, Ambika Prasad
    Vishvakarma, Santosh Kumar
    Huebner, Michael
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (02): : 255 - 269
  • [7] Soft Error Hardened Asymmetric 10T SRAM Cell for Aerospace Applications
    Ambika Prasad Shah
    Santosh Kumar Vishvakarma
    Michael Hübner
    [J]. Journal of Electronic Testing, 2020, 36 : 255 - 269
  • [8] A Soft Error Resilient Low Leakage SRAM Cell Design
    Adithyalal, P. M.
    Balachandran, Shankar
    Singh, Virendra
    [J]. 2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 133 - 138
  • [9] A design approach for soft error protection in real-time embedded systems
    Sadi, Muhammad Sheikh
    Myers, D. G.
    Sanchez, Cesar Ortega
    [J]. ASWEC 2008: 19TH AUSTRALIAN SOFTWARE ENGINEERING CONFERENCE, PROCEEDINGS, 2008, : 639 - 643
  • [10] A soft error upset hardened 12T-SRAM cell for space and terrestrial applications
    Mukku, Pavan Kumar
    Lorenzo, Rohit
    [J]. Memories - Materials, Devices, Circuits and Systems, 2023, 6