A Dynamically Reconfigurable ECC Decoder Architecture

被引:0
|
作者
Sani, Awais [1 ]
Coussy, Philippe [1 ]
Chavet, Cyrille [1 ]
机构
[1] Univ Bretagne Sud, Lab STICC, Lorient, France
关键词
NETWORK;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Due to their impressive error correction performances, Error Correcting Codes (ECC) are now widely used in communication systems. In order to achieve high throughput requirements ECC decoders are based on parallel architectures, which results in a major issue: memory access conflicts. In this paper, we introduce a new class of ECC decoder architectures that dynamically reconfigures by executing on-chip a memory mapping approach. For that purpose, a dedicated algorithm taking into account network constraint is presented. A smart architecture based on a butterfly network and a reconfiguration unit is also proposed. Experimental results show that real-time reconfiguration at reasonable hardware cost is possible.
引用
收藏
页码:1437 / 1440
页数:4
相关论文
共 50 条
  • [1] H.264 decoder at HD resolution on a coarse grain dynamically reconfigurable architecture
    Ganesan, Mahendra Kumar A. Ngamuthu
    Singh, Sundeep
    May, Frank
    Becker, Jfirgen
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 467 - 471
  • [2] H.264 decoder implementation on a dynamically reconfigurable instruction cell based architecture
    Major, Adam
    Yi, Ying
    Nousias, Ioannis
    Milward, Mark
    Khawam, Sami
    Arslan, Tughrul
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 49 - +
  • [3] An adaptive viterbi decoder on the dynamically reconfigurable processor
    Abe, Sbobei
    Hasegawa, Yohei
    Toi, Takao
    Inuo, Takeshi
    Amano, Hidebaru
    2006 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2006, : 285 - 288
  • [4] A reconfigurable viterbi decoder architecture
    Chadha, K
    Cavallaro, JR
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 66 - 71
  • [5] Implementation of a UMTS turbo decoder on a dynamically reconfigurable platform
    La Rosa, A
    Lavagno, L
    Passerone, C
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (01) : 100 - 106
  • [6] Reconfigurable DSP Block Design for Dynamically Reconfigurable Architecture
    Warrier, Rakesh
    Hao, Liang
    Zhang, Wei
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2551 - 2554
  • [7] Architecture of a dynamically reconfigurable NoC for adaptive reconfigurable MPSoC
    Ahmad, B.
    Erdogan, Ahmet T.
    Khawam, Sami
    AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 405 - +
  • [8] A compilation framework for a dynamically reconfigurable architecture
    David, R
    Chillet, D
    Pillement, S
    Sentieys, O
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 1058 - 1067
  • [9] A Dynamically Reconfigurable Architecture for Smart Grids
    Villa, David
    Martin, Cleto
    Jesus Villanueva, Felix
    Moya, Francisco
    Carlos Lopez, Juan
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 411 - 419
  • [10] Mapping Method for Dynamically Reconfigurable Architecture
    Kuroda, Akira
    Koezuka, Mayuko
    Matsuzaki, Hidenori
    Yoshikawa, Takashi
    Asano, Shigehiro
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 757 - 762