Issues in Junction-to-Case Thermal Characterization of Power Packages with Large Surface Area

被引:9
|
作者
Vass-Varnai, Andras [1 ,3 ]
Gao, Shan [2 ]
Sarkany, Zoltan [1 ]
Kim, Jongman [2 ]
Choi, Seogmoon [2 ]
Farkas, Gabor [1 ]
Poppe, Andras [1 ,3 ]
Rencz, Marta [1 ,3 ]
机构
[1] Mentor Graph Hungary Ltd, MicReD Div, Budapest, Hungary
[2] Samsung Electro Mech, Cent R&D Inst, Seoul, South Korea
[3] Budapest Univ Technol & Econ, Dept Elect Devices, H-1521 Budapest, Hungary
关键词
Junction-to-case thermal resistance; thermal transient testing; dual interface methodology; large substrate area power modules; METHODOLOGY;
D O I
10.1109/STHERM.2010.5444299
中图分类号
O414.1 [热力学];
学科分类号
摘要
There are several ways to define the junction-to-case thermal resistance; however, it is rather challenging to characterize the heat-flow in a package by a single number in an accurate and reproducible way. For many power package families such as TO-type packages the thermal transient testing and the so-called dual interface method can give reliable results. The diverging point of structure functions from dual thermal transients gives a good picture of the material interfaces in such structures. However, the location and nature of the diverging point strongly depends on the shape and direction of the heat-spreading. If the package area is much larger than the dissipating chip the shape of the heat-flow changes when using different interfaces [1,2]. This causes structure functions corresponding to the two setups deviate much before reaching the case surface. In this paper the origin of this phenomenon is investigated. Measurement and simulation results are compared on different large IGBT modules with several modifications in their structure enabling a detailed analysis of the heat-flow path. A comparison is given between heating only a small fraction of a large module and heating all chips. Some samples went through thermal cycling reliability tests which resulted in cracks below the chips. The effect of the reduced die-attach area is visualized with the help of structure functions.
引用
收藏
页码:158 / 164
页数:7
相关论文
共 50 条
  • [31] INVESTIGATION OF THE SURGE CHARACTERISTICS OF POWER RECTIFIERS AND THYRISTORS IN LARGE-AREA PRESS PACKAGES
    ADLER, MS
    GLASCOCK, HH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (07) : 1085 - 1091
  • [32] Methodology for Thermal and Electrical Characterization of Large Area OLEDs
    Poppe, A.
    Pohl, L.
    Kollar, E.
    Kohari, Zs.
    Lifka, H.
    Tanase, C.
    TWENTY-FIFTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2009, : 38 - +
  • [33] Thermal Optimization and Characterization of SiC-Based High Power Electronics Packages With Advanced Thermal Design
    Tang, Gongyue
    Chai, Tai Chong
    Zhang, Xiaowu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 854 - 863
  • [34] Large-surface-area boron phosphide liquid junction solar cells
    Schroten, E
    Goossens, A
    Schoonman, J
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1999, 146 (06) : 2045 - 2048
  • [35] Parameter Identification of Distributed Thermal Network for Surface Mount Type Power Semiconductor Packages
    Nishi, K.
    2021 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2021), 2021, : 3 - 4
  • [36] Investigation on thermal characterization of low power SMD LED mounted on different substrate packages
    Raypah, Muna E.
    Dheepan, M. K.
    Devarajan, Mutharasu
    Sulaiman, Fauziah
    APPLIED THERMAL ENGINEERING, 2016, 101 : 19 - 29
  • [37] Two-port network theory based thermal characterization of power module packages
    Ratolojanahary, FE
    Dorkel, JM
    Tounsi, P
    EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2002, 18 (01): : 63 - 75
  • [38] Thermal characterization of planar high temperature power module packages with sintered nanosilver interconnection
    Berry, David
    Townsend, Adrian
    He, Weikun
    Zheng, Hanguang
    Ngo, Khai D. T.
    Lu, Guo-Quan
    MICROELECTRONICS RELIABILITY, 2016, 63 : 104 - 110
  • [39] High Power Large Size HFCBGA Thermal Characterization
    Hu, Ian
    Tsai, Jung-Che
    Cheng, Frank
    Yen, Shiu-Fang
    Shih, Meng-Kai
    Tarng, David
    Pai, Benjamin
    Hung, C. P.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 467 - 471
  • [40] An effective thermal-mechanical modeling methodology for large-scale area array typed packages
    Cheng, HC
    Yu, CY
    Chen, WH
    CMES-COMPUTER MODELING IN ENGINEERING & SCIENCES, 2005, 7 (01): : 1 - 17