Issues in Junction-to-Case Thermal Characterization of Power Packages with Large Surface Area

被引:9
|
作者
Vass-Varnai, Andras [1 ,3 ]
Gao, Shan [2 ]
Sarkany, Zoltan [1 ]
Kim, Jongman [2 ]
Choi, Seogmoon [2 ]
Farkas, Gabor [1 ]
Poppe, Andras [1 ,3 ]
Rencz, Marta [1 ,3 ]
机构
[1] Mentor Graph Hungary Ltd, MicReD Div, Budapest, Hungary
[2] Samsung Electro Mech, Cent R&D Inst, Seoul, South Korea
[3] Budapest Univ Technol & Econ, Dept Elect Devices, H-1521 Budapest, Hungary
关键词
Junction-to-case thermal resistance; thermal transient testing; dual interface methodology; large substrate area power modules; METHODOLOGY;
D O I
10.1109/STHERM.2010.5444299
中图分类号
O414.1 [热力学];
学科分类号
摘要
There are several ways to define the junction-to-case thermal resistance; however, it is rather challenging to characterize the heat-flow in a package by a single number in an accurate and reproducible way. For many power package families such as TO-type packages the thermal transient testing and the so-called dual interface method can give reliable results. The diverging point of structure functions from dual thermal transients gives a good picture of the material interfaces in such structures. However, the location and nature of the diverging point strongly depends on the shape and direction of the heat-spreading. If the package area is much larger than the dissipating chip the shape of the heat-flow changes when using different interfaces [1,2]. This causes structure functions corresponding to the two setups deviate much before reaching the case surface. In this paper the origin of this phenomenon is investigated. Measurement and simulation results are compared on different large IGBT modules with several modifications in their structure enabling a detailed analysis of the heat-flow path. A comparison is given between heating only a small fraction of a large module and heating all chips. Some samples went through thermal cycling reliability tests which resulted in cracks below the chips. The effect of the reduced die-attach area is visualized with the help of structure functions.
引用
收藏
页码:158 / 164
页数:7
相关论文
共 50 条
  • [1] Effects of Package Type, Die Size, Material and Interconnection on the Junction-to-Case Thermal Resistance of Power MOSFET Packages
    Yue, Cong
    Lu, Jun
    Zhang, Xiaotian
    Ho, Yueh-Se
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 567 - 572
  • [2] The Junction-To-Case Thermal Resistance: A Boundary Condition Dependent Thermal Metric
    Schweitzer, Dirk
    26TH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2010, 2010, : 151 - 157
  • [3] A Method to Derive the Coupling Thermal Resistances at Junction-to-Case Level in Multichip Power Modules
    Liu, Guoyou
    Li, Xiang
    Wang, Yangang
    Huang, Xuejiao
    Chang, Guiqin
    Luo, Haihui
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (02) : 1747 - 1756
  • [4] Experimental Determination of Junction-to-Case Thermal Resistance in LED Compact Thermal Models
    Torzewicz, Tomasz
    Janicki, Marcin
    Napieralski, Andrzej
    PROCEEDINGS OF THE 17TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2018), 2018, : 768 - 772
  • [5] Development of a standard for transient measurement of junction-to-case thermal resistance
    Pape, Heinz
    Schweitzer, Dirk
    Chen, Liu
    Kutscherauer, Rudolf
    Walder, Martin
    MICROELECTRONICS RELIABILITY, 2012, 52 (07) : 1272 - 1278
  • [6] An Alternative Junction-to-Case Thermal Resistance Test Method for High Power Press-Pack IGBTs
    Sun, Hongyu
    Sun, Yuan
    Deng, Erping
    Zhao, Yushan
    Li, Weibang
    Pan, Maoyang
    Liu, Peng
    Yan, Yuxing
    Huang, Yongzhang
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (12) : 15644 - 15654
  • [7] Temperature Effects on the Transient Measurement of the Junction-to-case Thermal Resistance of IGBTs
    Qiu, Zhijie
    Zhang, Jin
    Meng, Jinlei
    Wen, Xuhui
    2014 IEEE TRANSPORTATION ELECTRIFICATION CONFERENCE AND EXPO (ITEC) ASIA-PACIFIC 2014, 2014,
  • [8] Transient Thermal Characterization of Junction to Case Thermal Resistance for 2.5D Packages
    Zhang, Hengyun
    Sui, Yang
    Lin, Tingyu
    Liu, Haiyan
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 115 - 120
  • [9] Thermal Characterization of Junction in Solar Cell Packages
    Jang, Sun Ho
    Shin, Moo Whan
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (07) : 743 - 745
  • [10] Design and Test of a Low Junction-to-Case Thermal Resistance Packaging Method
    Wu, Jiahao
    Kong, Yanmei
    Zhu, Shengli
    Xu, Yawei
    Miao, Jianyin
    Liu, Ruiwen
    Yun, Shichang
    Ye, Yuxin
    Jiao, Binbin
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (12): : 2130 - 2139