Pairing and ordering to reduce hardware complexity in cascade form filter design

被引:0
|
作者
Kang, HJ [1 ]
Park, IC [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Div EE, Dept EECS, Yuseong Gu, Taejon 305701, South Korea
来源
PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY | 2003年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an algorithm that explores all the combinations of sub-modules in the cascade form filter to reduce hardware complexity under design constraints. Though the cascade form structure has freedom in pairing and ordering of its sub-modules, the hardware complexity is subject to the pairing and ordering if the optimization based on the multiplier block concept is applied. The proposed algorithm selects the pairing and ordering that results in the minimal hardware complexity among all the cases that satisfy the frequency response specification. To cope with the case that the objective filter has many taps and the exploration time is too long, a clustering method is also developed. Experimental results on several filters show that the proposed algorithm reduces the hardware complexity by about 10% on the average, while satisfying the filter specification.
引用
收藏
页码:265 / 268
页数:4
相关论文
共 50 条
  • [41] Hardware-efficient pipelined programmable FIR filter design
    Chang, TS
    Jen, CW
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2001, 148 (06): : 227 - 232
  • [42] Area Efficient Dataflow Hardware Design of SAO Filter for HEVC
    Shukla, Kaustubh
    Swamy, Baldev
    Rangababu, P.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN ELECTRONICS, SIGNAL PROCESSING AND COMMUNICATION (IESC), 2017, : 16 - 21
  • [43] Hardware and Software Filter Design for ECG Signal Acquisition and Processing
    Rosero-Montalvo, Paul D.
    Maya-Olalla, Edgar
    Zambrano Vizuete, Marcelo
    Godoy-Trujillo, Pamela
    Checa-Ramirez, Ana
    Andrade-Collahuazo, Julio
    Montalvo-Loza, Christian
    APPLIED TECHNOLOGIES (ICAT 2019), PT III, 2020, 1195 : 282 - 293
  • [44] Reconfigurable and Low Complexity Variable Digital Filter Design
    Prasad, K. Kowsick
    Annadurai, C.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [45] Design and implementation of low complexity LMS adaptive filter
    Chowthri, V.
    Uma, A.
    Kalpana, P.
    INTERNATIONAL JOURNAL OF NONLINEAR ANALYSIS AND APPLICATIONS, 2021, 12 : 1827 - 1833
  • [46] Sample Adaptive Offset Filter Hardware Design for HEVC Encoder
    Rediess, Fabiane
    Conceicao, Ruhan
    Zatt, Bruno
    Porto, Marcelo
    Agostini, Luciano
    2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 299 - 302
  • [47] A Hardware Architecture Design for Real-time Gaussian Filter
    Song, Sunmin
    Lee, SangJun
    Ko, Jae Pil
    Jeon, Jae Wook
    2014 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2014, : 626 - 629
  • [48] Design of An Area-Efficient Hardware Filter for Embedded System
    Kim, Ji Kwang
    Gwon, Oh Scong
    Lee, Scung Eun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 229 - 230
  • [49] Design of adaptive mathematical morphology filter using evolvable hardware
    College of Automation Engineering, Nanjing University of Aeronautics and Astronautics, Nanjing 210016, China
    Zhongguo Dianji Gongcheng Xuebao, 2008, 3 (23-28): : 23 - 28
  • [50] Optimization Design for Thrust Reverser Cascade with a View to Reduce Noise
    Yao, H.
    Butterfield, J.
    Raghunathan, S.
    Wang, Jian
    Cooper, R.
    Benard, E.
    MULTIDISCIPLINE MODELING IN MATERIALS AND STRUCTURES, 2005, 1 (01) : 63 - 72