Investigation of Electrical Characteristic Behavior Induced by Channel-Release Process in Stacked Nanosheet Gate-All-Around MOSFETs

被引:35
|
作者
Kim, Sihyun [1 ,2 ]
Kim, Munhyeon [1 ,2 ]
Ryu, Donghyun [1 ,2 ]
Lee, Kitae [1 ,2 ]
Kim, Soyoun [1 ,2 ]
Lee, Junil [1 ,2 ]
Lee, Ryoongbin [1 ,2 ]
Kim, Sangwan [3 ]
Lee, Jong-Ho [1 ,2 ]
Park, Byung-Gook [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Seoul Natl Univ, Inter Univ, Semicond Res Ctr, Seoul 08826, South Korea
[3] Ajou Univ, Dept Elect & Comp Engn, Suwon 16499, South Korea
关键词
Channel-release process; gate-all-around (GAA); gate work function (WF); interface trap; nanosheet (NS); parasitic capacitance;
D O I
10.1109/TED.2020.2989416
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, several issues attributed to the channel-release process in vertically stacked-gate-all-around MOSFETs (GAAFETs) having various nanosheet (NS) widths were rigorously investigated. Because of the finite selectivity of SiGe (sacrificial layer) etchant to Si (channel layer), Si channel is likely to be thinned during the channel-release step which is one of the key processes in stacked-GAA FET fabrication. Consequently, the thickness of channel and the interchannel space becomes variable depending on the NS width, since the etch time must be determined by the widest channel within a wafer. It results in a channel width dependence of gate work function, gate-to-drain capacitance, and channel interfacial property as well as the electrostatic gate controllability. The electrical characteristic behavior of stacked-GAAFETs induced by these effects was thoroughly investigated through process-based 3-D technology computer-aided design (TCAD) device simulation along with a transmission electron microscopy (TEM) and an energy-dispersive spectroscopy (EDS) analyses. The results confirm that width-dependent effects should be taken into account when fabricating and compact modeling the stacked-GAAFETs with various NS widths which are required for logic and static random access memory (SRAM) applications.
引用
收藏
页码:2648 / 2652
页数:5
相关论文
共 50 条
  • [1] Structural and Electrical Demonstration of SiGe Cladded Channel for PMOS Stacked Nanosheet Gate-All-Around Devices
    Mochizuki, S.
    Colombeau, B.
    Zhang, J.
    Kung, S. C.
    Stolfi, M.
    Zhou, H.
    Breton, M.
    Watanabe, K.
    Li, J.
    Jagannathan, H.
    Cogorno, M.
    Mandrekar, T.
    Chen, P.
    Loubet, N.
    Natarajan, S.
    Haran, B.
    [J]. 2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [2] A Novel Si Nanosheet Channel Release Process for the Fabrication of Gate-All-Around Transistors and Its Mechanism Investigation
    Sun, Xin
    Wang, Dawei
    Qian, Lewen
    Liu, Tao
    Yang, Jingwen
    Chen, Kun
    Wang, Luyu
    Huang, Ziqiang
    Xu, Min
    Wang, Chen
    Wu, Chunlei
    Xu, Saisheng
    Zhang, David Wei
    [J]. NANOMATERIALS, 2023, 13 (03)
  • [3] Process Flow Modelling and Characterisation of Stacked Gate-All-Around Nanosheet Transistors
    Mumba, K.
    Cai, S.
    Kalna, K.
    [J]. 2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 271 - 274
  • [4] Design study of the gate-all-around silicon nanosheet MOSFETs
    Lee, Yongwoo
    Park, Geon-Hwi
    Choi, Bongsik
    Yoon, Jinsu
    Kim, Hyo-Jin
    Kim, Dae Hwan
    Kim, Dong Myong
    Kang, Min-Ho
    Choi, Sung-Jin
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (03)
  • [5] Self-Heating Induced Interchannel Vt Difference of Vertically Stacked Si Nanosheet Gate-All-Around MOSFETs
    Chung, Chia-Che
    Ye, Hung-Yu
    Lin, H. H.
    Wan, W. K.
    Yang, M. -T.
    Liu, C. W.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2019, 40 (12) : 1913 - 1916
  • [6] Simulation of the effect of parasitic channel height on characteristics of stacked gate-all-around nanosheet FET
    Choi, Yunho
    Lee, Kitae
    Kim, Kyoung Yeon
    Kim, Sihyun
    Lee, Junil
    Lee, Ryoongbin
    Kim, Hyun-Min
    Song, Young Suh
    Kim, Sangwan
    Lee, Jong-Ho
    Park, Byung-Gook
    [J]. SOLID-STATE ELECTRONICS, 2020, 164 (164)
  • [7] Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs
    Sharma, Sanjay
    Sahay, Shubham
    Dey, Rik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 37 - 45
  • [8] A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application
    Li, Cong
    Liu, Feichen
    Han, Ru
    Zhuang, Yiqi
    [J]. IEEE ACCESS, 2021, 9 : 63602 - 63610
  • [9] Tunability of Parasitic Channel in Gate-All-Around Stacked Nanosheets
    Barraud, S.
    Previtali, B.
    Lapras, V.
    Vizioz, C.
    Hartmann, J. -M.
    Martinie, S.
    Lacord, J.
    Casse, M.
    Dourthe, L.
    Loup, V.
    Romano, G.
    Rambal, N.
    Chalupa, Z.
    Bernier, N.
    Audoit, G.
    Jannaud, A.
    Delaye, V.
    Balan, V.
    Rozeau, O.
    Ernst, T.
    Vinet, M.
    [J]. 2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [10] Characteristics of Gate-All-Around Silicon Nanowire and Nanosheet MOSFETs with Various Spacers
    Kola, Sekhar Reddy
    Li, Yiming
    Thoti, Narasimhulu
    [J]. 2020 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2020), 2020, : 79 - 82