Digital controller for high-frequency rectifiers with power factor correction suitable for on-chip implementation

被引:0
|
作者
Prodic, Aleksandar [1 ]
机构
[1] Univ Toronto, ECE Dept, Lab Low Power Management & Integrated SMPS, Toronto, ON, Canada
关键词
PFC; digital control; IC implementation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a digital controller for highfrequency single-phase power factor correction rectifiers (PFC) that is suitable for on-chip implementation. To achieve high switching frequency, fast dynamic response, and implementation with a small number of logic gates, the designs of basic functional blocks are optimized. In the outer voltage loop a windowed based analog-to-digital converter (ADC) with adjustable quantization steps is used, to achieve fast dynamic response. The complexity of the current loop realization is significantly reduced through the utilization of a floating reference created by a Sigma-Delta modulator and another windowed based ADC In addition, a segmented ring-oscillator based digital pulse-width modulator (DPWM) is used to eliminate the need for a high frequency external clock and reduce the overall size of the system. The effectiveness of this digital architecture is demonstrated on a 200 kHz, 300 W boost-based PFC experimental prototype.
引用
收藏
页码:1483 / 1487
页数:5
相关论文
共 50 条
  • [1] On-Chip Power Noise Measurements of High-Frequency CMOS Digital Circuits
    Matsuno, Tetsuro
    Nagata, Makoto
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 198 - 201
  • [2] High-frequency characterization of on-chip digital interconnects
    Kleveland, B
    Qi, XN
    Madden, L
    Furusawa, T
    Dutton, RW
    Horowitz, MA
    Wong, SS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (06) : 716 - 725
  • [3] Passive and Active Reduction Techniques for On-Chip High-Frequency Digital Power Supply Noise
    Bohannon, Eric
    Urban, Christopher
    Pude, Mark
    Nishi, Yoshinori
    Gopalan, Anand
    Mukund, P. R.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (01) : 157 - 161
  • [4] High-frequency on-chip inductance model
    Sim, SP
    Lee, K
    Yang, CY
    [J]. IEEE ELECTRON DEVICE LETTERS, 2002, 23 (12) : 740 - 742
  • [5] New AC-DC Power Factor Correction Architecture Suitable for High-Frequency Operation
    Lim, Seungbum
    Otten, David M.
    Perreault, David John
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (04) : 2937 - 2949
  • [6] Design and implementation of a digital PWM controller for a high-frequency switching DC-DC power converter
    Prodic, A
    Maksimovic, D
    Erickson, RW
    [J]. IECON'01: 27TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-3, 2001, : 893 - 898
  • [7] Analysis and Implementation of SEPIC Power-Factor-Correction Rectifiers
    Hsien, Tsung-Lieh
    Lee, Chien-Hua
    Hung, Cheng-Hung
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 705 - 713
  • [8] Analog-to-digital converter architectures for digital controller of high-frequency power converters
    Zhou, Tao
    Xu, Jianping
    Francois, Bruno
    [J]. IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 1195 - +
  • [9] On-chip high-frequency diagnostic of RSFQ logic cells
    Febvre, P
    Berthet, JC
    Ney, D
    Roussy, A
    Tao, JW
    Angénieux, G
    Hadacek, N
    Villégier, JC
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2001, 11 (01) : 284 - 287
  • [10] A Capacitor-Less LDO With High-Frequency PSR Suitable for a Wide Range of On-Chip Capacitive Loads
    Zarate-Roldan, Jorge
    Wang, Mengde
    Torres, Joselyn
    Sanchez-Sinencio, Edgar
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (09) : 2970 - 2982