Design for the testability of superconductor electronics

被引:1
|
作者
Joseph, AA [1 ]
Kerkhoff, HG [1 ]
机构
[1] Univ Twente, Testable Design & Testing Microsyst Grp, MESA Res Inst, NL-7500 AE Enschede, Netherlands
来源
SUPERCONDUCTOR SCIENCE & TECHNOLOGY | 2003年 / 16卷 / 12期
关键词
D O I
10.1088/0953-2048/16/12/052
中图分类号
O59 [应用物理学];
学科分类号
摘要
Advances in the electronics industry require ultra high-speed components nowadays. Superconductor electronics (SCE) is emerging as a technology for solutions in high-end applications in computing and communication. As the complexity of the system increases, testing becomes complex and, if not properly addressed, the system becomes non-testable, Hence, complex systems should be designed with testability in mind. The design-for-test structures should be able to detect the faults in the system under study. Controllability and observability are the key features for design for testability (DfT). A system-level study was carried out to verify the feasibility of DfT in SCE. In this paper, we illustrate at circuit level how this can be realized in SCE to monitor single-flux-quantum pulses. As a part of the research we have developed test structures to detect structural defects in SCE devices. We also present the details of the test results of those structures in this paper. This proves that we are able to detect possible random defects and provide defect statistics for a matured fabrication process.
引用
收藏
页码:1559 / 1565
页数:7
相关论文
共 50 条
  • [21] SUPERCONDUCTOR ELECTRONICS - NEW PROSPECTS
    LIKHAREV, KK
    SEMENOV, VK
    ZORIN, AB
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 1989, 25 (02) : 1290 - 1293
  • [22] Superconductor Photonics for Terahertz Electronics
    Kawayama, Iwao
    Doda, Yasushi
    Murakami, Hironaru
    Tonouchi, Masayoshi
    [J]. IEEE TIC-STH 09: 2009 IEEE TORONTO INTERNATIONAL CONFERENCE: SCIENCE AND TECHNOLOGY FOR HUMANITY, 2009, : 866 - 869
  • [23] DESIGN FOR TESTABILITY I
    JOZWIAK, L
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1992, 35 (1-5): : 375 - 376
  • [24] Testability Design and Testability Rating for Better Built In Test
    DiCesare, James
    [J]. 2023 ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, RAMS, 2023,
  • [25] VLSI DESIGN FOR TESTABILITY
    HUYSKENS, E
    VANWAUWE, G
    FONDEN, W
    SCHULZ, R
    [J]. ELECTRICAL COMMUNICATION, 1991, 65 (02): : 175 - 182
  • [26] DESIGN FOR TESTABILITY.
    DeSena, Art
    [J]. Electronic Systems Technology and Design/Computer Design's, 1988, 27 (07): : 90 - 91
  • [27] A DESIGN FOR MANUFACTURABILITY, DESIGN FOR TESTABILITY CHECKLIST
    不详
    [J]. HEWLETT-PACKARD JOURNAL, 1993, 44 (02): : 33 - 33
  • [28] DESIGN FOR TESTABILITY USING INCOMPLETE SCAN PATH AND TESTABILITY ANALYSIS
    TRISCHLER, E
    [J]. SIEMENS FORSCHUNGS-UND ENTWICKLUNGSBERICHTE-SIEMENS RESEARCH AND DEVELOPMENT REPORTS, 1984, 13 (02): : 56 - 61
  • [29] Communications software design for testability: specification transformations and testability measures
    Dssouli, R
    Karoui, K
    Saleh, K
    Cherkaoui, O
    [J]. INFORMATION AND SOFTWARE TECHNOLOGY, 1999, 41 (11-12) : 729 - 743
  • [30] Communications software design for testability: specification transformations and testability measures
    Dssouli, R.
    Karoui, K.
    Saleh, K.
    Cherkaoui, O.
    [J]. Information and Software Technology, 1999, 41 (11): : 729 - 743