FPGA implementation of self organizing map with digital phase locked loops

被引:43
|
作者
Hikawa, H [1 ]
机构
[1] Oita Univ, Dept Comp Sci & Intelligent Syst, Oita 8701192, Japan
关键词
D O I
10.1016/j.neunet.2005.06.012
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The self-organizing map (SOM) has found applicability in a wide range of application areas. Recently new SOM hardware with phase modulated pulse signal and digital phase-locked loops (DPLLs) has been proposed (Hikawa, 2005). The system uses the DPLL as a computing element since the operation of the DPLL is very similar to that of SOM's computation. The system also uses square waveform phase to hold the value of the each input vector element. This paper discuss the hardware implementation of the DPLL SOM architecture. For effective hardware implementation, some components are redesigned to reduce the circuit size. The proposed SOM architecture is described in VHDL and implemented on field programmable gate array (FPGA). Its feasibility is verified by experiments. Results show that the proposed SOM implemented on the FPGA has a good quantization capability, and its circuit size very small. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:514 / 522
页数:9
相关论文
共 50 条
  • [1] A new pulse mode self organizing map hardware with digital phase locked loops
    Hikawa, H
    [J]. PROCEEDINGS OF THE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), VOLS 1-5, 2005, : 2855 - 2860
  • [2] A Binary Self-Organizing Map and its FPGA Implementation
    Appiah, Kofi
    Hunter, Andrew
    Meng, Hongying
    Yue, Shigang
    Hobden, Mervyn
    Priestley, Nigel
    Hobden, Peter
    Pettit, Cy
    [J]. IJCNN: 2009 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1- 6, 2009, : 2918 - +
  • [3] FPGA Based Hardware Implementation of a Self-Organizing Map
    Brassai, S. T.
    [J]. 2014 18TH INTERNATIONAL CONFERENCE ON INTELLIGENT ENGINEERING SYSTEMS (INES), 2014, : 101 - 104
  • [4] Implementation of Self-organizing Map Based Positioning Scheme on FPGA
    Li, Deng
    Wang, Yonggang
    Wang, Liwei
    Cheng, Xinyi
    [J]. 2014 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2014,
  • [5] Development and Implementation of Digital Phase Locked Loop on Xilinx FPGA
    Badarov, Dimiter Hristov
    Mihov, Georgy Slavchev
    [J]. 2016 XXV INTERNATIONAL SCIENTIFIC CONFERENCE ELECTRONICS (ET), 2016,
  • [6] Self-calibration of digital phase-locked loops
    Veillette, BR
    Roberts, GW
    [J]. PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 49 - 52
  • [7] DIGITAL HILBERT TRANSFORMERS FOR FPGA-BASED PHASE-LOCKED LOOPS
    Kumm, Martin
    Sanjari, M. Shahab
    [J]. 2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 251 - 256
  • [8] An FPGA Implementation of an All Digital Phase Locked Loop for Control Applications
    Alecsa, Bogdan
    Onea, Alexandru
    [J]. 2009 IEEE 5TH INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTER COMMUNICATION AND PROCESSING, PROCEEDINGS, 2009, : 365 - 368
  • [9] Digital Phase-Locked Loops
    Levantino, Salvatore
    [J]. 2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [10] DIGITAL PHASE-LOCKED LOOPS
    不详
    [J]. HEWLETT-PACKARD JOURNAL, 1987, 38 (10): : 15 - 15