An Optimized Gate-loop Layout for Multi-chip SiC MOSFFT Power Modules

被引:0
|
作者
Wang, Miao [1 ]
Luo, Fang [1 ]
Xu, Longya [1 ]
机构
[1] Ohio State Univ, Dept Elect & Comp Engn, Columbus, OH 43210 USA
关键词
multi-chip power module; gate-loop layout; SiC metal-oxide-semiconductor field-effect-transistor; switching loss;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the impact of gate-loop layouts on the switching loss of a multi-chip silicon carbide metal-oxide-semiconductor field-effect-transistor (MSOFET) power module. Six gate loop layouts are proposed and evaluated in switching simulations. A 16.2% difference on the total switching loss is observed between a good and a bad gate loop layout. The results shows that the total switching loss can be reduced with a "reverse matching arrangement" between the gate loop and the power loop. Specifically, to assign a short gate loop to the device that has a large power-loop inductance, and vice versa. In addition, shared traces from the gate driver to the paralleled devices could further reduce the total switching loss.
引用
收藏
页码:215 / 219
页数:5
相关论文
共 50 条
  • [11] Research on Gate Charge Degradation of Multi-Chip IGBT Modules in Power Supply for Unmanned Aerial Vehicles
    Li, Yuheng
    Zhou, Zhiquan
    Wang, Jinlong
    Wang, Lina
    Wang, Chenxu
    ELECTRONICS, 2024, 13 (18)
  • [12] Impact of Gate-Loop Parameters on the Switching Behavior of SiC MOSFETs
    Wang X.
    Zhu Y.
    Zhao Z.
    Chen K.
    Zhao, Zhengming (zhaozm@tsinghua.edu.cn), 2017, China Machine Press (32): : 23 - 30
  • [13] SILICON HYBRID MULTI-CHIP MODULES
    TRIGG, AD
    ELECTRONIC PACKAGING MATERIALS SCIENCE IV, 1989, 154 : 53 - 62
  • [14] Multi-chip modules testing and DFT
    Zorian, Y
    Marzouki, M
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 722 - 725
  • [15] Multi-chip power module fast thermal modeling for layout optimization
    Shook, Brett W.
    Gong, Zihao
    Feng, Yongfeng
    Francis, A. Matthew
    Mantooth, H. Alan
    Computer-Aided Design and Applications, 2012, 9 (06): : 837 - 846
  • [16] Study on Layout Optimization of Multi-Chip LED Modules Based on Discrete Element Method
    Xia, Quan
    Ren, Yi
    Wang, Zili
    Sun, Bo
    Feng, Qiang
    Yang, Dezhen
    Qian, Cheng
    2018 19TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2018,
  • [17] Development of Pressure Contact Technology for Multi-chip SiC Modules with Low Parasitics
    Wang, Lei
    Wang, Wenbo
    Rietveld, Gert
    Hueting, Raymond J. E.
    2024 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2024, : 202 - 209
  • [18] Multi-Branch Inductance Extraction Procedure for Multi-Chip Power Modules
    Lemmon, Andrew N.
    Shahabi, Ali
    Miskell, Kyle
    2016 IEEE 4TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2016, : 95 - 100
  • [19] Fast Transient Thermal and Power Dissipation Modeling for Multi-Chip Power Modules
    Le, Quang
    Mukherjee, Shilpi
    Vrotsos, Tom
    Mantooth, H. Alan
    2016 IEEE 17TH WORKSHOP ON CONTROL AND MODELING FOR POWER ELECTRONICS (COMPEL), 2016,
  • [20] Power electronics combines with MCM technology to create multi-chip power modules
    Porter, E
    Ang, S
    Burgers, K
    Glover, M
    Olejniczak, K
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 78 - 83