An Optimized Gate-loop Layout for Multi-chip SiC MOSFFT Power Modules

被引:0
|
作者
Wang, Miao [1 ]
Luo, Fang [1 ]
Xu, Longya [1 ]
机构
[1] Ohio State Univ, Dept Elect & Comp Engn, Columbus, OH 43210 USA
关键词
multi-chip power module; gate-loop layout; SiC metal-oxide-semiconductor field-effect-transistor; switching loss;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the impact of gate-loop layouts on the switching loss of a multi-chip silicon carbide metal-oxide-semiconductor field-effect-transistor (MSOFET) power module. Six gate loop layouts are proposed and evaluated in switching simulations. A 16.2% difference on the total switching loss is observed between a good and a bad gate loop layout. The results shows that the total switching loss can be reduced with a "reverse matching arrangement" between the gate loop and the power loop. Specifically, to assign a short gate loop to the device that has a large power-loop inductance, and vice versa. In addition, shared traces from the gate driver to the paralleled devices could further reduce the total switching loss.
引用
收藏
页码:215 / 219
页数:5
相关论文
共 50 条
  • [1] VHDL-AMS Modelling of Multi-chip SiC Power Modules
    Olanrewaju, Olufisayo
    Mouawad, Bassem
    Castellazzi, Alberto
    Kraus, Rainer
    2016 IEEE 4TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2016, : 347 - 352
  • [2] Development of reliable multi-chip power modules with parallel planar- and trench-gate SiC MOSFETs
    Fukunaga, Shuhei
    Castellazzi, Alberto
    Funaki, Tsuyoshi
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 181 - 184
  • [3] Multi-Chip SiC MOSFET Power Modules for Standard Manufacturing, Mounting and Cooling
    Castellazzi, Alberto
    Fayyaz, Asad
    Gurpinar, Emre
    Hussein, Abdallah
    Li, Jianfeng
    Mouawad, Bassem
    2018 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-NIIGATA 2018 -ECCE ASIA), 2018, : 130 - 136
  • [4] Efficient layout design automation for multi-chip SiC modules targeting small footprint and low parasitic
    Mei, Yunhui
    Hao, Baisen
    Chen, Yue
    Wang, Meiyu
    Li, Xin
    Lu, Guo-Quan
    IET POWER ELECTRONICS, 2020, 13 (10) : 2069 - 2076
  • [5] Behavioral Modeling for Stability in Multi-Chip Power Modules
    Mazzola, Michael
    Rahmani, Maryam
    Gafford, James
    Lemmon, Andrew
    Graves, Ryan
    2015 IEEE INTERNATIONAL WORKSHOP ON INTEGRATED POWER PACKAGING (IWIPP), 2015, : 87 - 90
  • [6] A Comprehensive Study on the Gate-Loop Stability of the SiC MOSFET
    Wang, Xudong
    Zhao, Zhengming
    Zhu, Yicheng
    Chen, Kainan
    Yuan, Liqiang
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 3012 - 3018
  • [7] Multi-Objective Layout Optimization for Multi-Chip Power Modules considering Electrical Parasitics and Thermal Performance
    Shook, Brett W.
    Nizam, Andalib
    Gong, Zihao
    Francis, A. Mathew
    Mantooth, H. Alan
    2013 IEEE 14TH WORKSHOP ON CONTROL AND MODELING FOR POWER ELECTRONICS (COMPEL), 2013,
  • [8] Thermal management and reliability of multi-chip power modules
    Lefranc, G
    Mitic, G
    Schultz, HJ
    MICROELECTRONICS RELIABILITY, 2001, 41 (9-10) : 1663 - 1669
  • [9] Hierarchical Layout Synthesis and Design Automation for 2.5D Heterogeneous Multi-Chip Power Modules
    Al Razi, Imam
    Le, Quang
    Mantooth, H. Alan
    Peng, Yarui
    2019 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2019, : 2257 - 2263
  • [10] Short-circuit Performance of Multi-chip SiC MOSFET Modules
    Kadavelugu, Arun
    Aeloiza, Eddy
    Belcastro, Christopher
    2017 IEEE 5TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2017, : 285 - 290