Modeling of Through-Silicon-Via (TSV) RF Characterization using a simplified RLC electrical model

被引:0
|
作者
Tseng, Kun-Fu [1 ]
Lu, Ching-Ta [2 ]
机构
[1] Asia Pacific Inst Creat, Dept Multimedia & Game Sci, Miaoli, Taiwan
[2] Asia Univ, Dept Informat Commun, Taichung, Taiwan
来源
PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON APPLIED SYSTEM INNOVATION (ICASI) | 2016年
关键词
Through Silicon Via (TSV); Three dimensional (3D) integration; S parameter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes a simplified RF electrical model for advance chip design circuits using through Silicon via (TSV) interconnection which is passed through complicated material layers in three dimensional (3D) stacks. The structure of TSVs are usually combined with bumps and redistribution layers (RDLs) to achieve its function. The model to describe the TSVs electrical characteristic can be seemed as RLC schematic circuit response to input signal, so an electrical model based on analytical RLC is proposed, and an analytic circuit analysis simulator (ADS) is employed to verify the accuracy of scattering parameter (S parameter) with a 3D electromagnetic field solver (HESS).
引用
收藏
页数:4
相关论文
共 50 条
  • [11] Triangular Voltage Sweep (TVS) characterisation for Through-Silicon-Via (TSV) reliability
    Kothandaraman, C.
    Cohen, S.
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [12] Simplified Assembly of Through-Silicon-Via Integrated Ion Traps
    Zhao, Peng
    Li, Hong Yu
    Likforman, Jean-Pierre
    Henner, Theo
    Lim, Yu Dian
    Hu, Liang Xing
    Seit, Wen Wei
    Luca, Guidoni
    Tan, Chuan Seng
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (09): : 1337 - 1343
  • [13] Through-silicon-via (TSV) filling by electrodeposition with pulse-reverse current
    Jin, Sanghyun
    Seo, Sungho
    Park, Sangwo
    Yoo, Bongyoung
    MICROELECTRONIC ENGINEERING, 2016, 156 : 15 - 18
  • [14] Breaking a Nominal Through-Silicon-Via (TSV) and Forming a Clean Cross-Section
    Tien, Ta-Chang
    Lai, Ming-Wei
    Hsu, Shu-Chi
    Tsai, Ling-Na
    Liang, Ming-Kan
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [15] Electrical-thermal modeling of through-silicon via (TSV) arrays in interposer
    Xie, Jianyong
    Xie, Biancun
    Swaminathan, Madhavan
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2013, 26 (06) : 545 - 559
  • [16] Analytical models for the thermal strain and stress induced by annular through-silicon-via (TSV)
    Wang, Fengjuan
    Zhu, Zhangming
    Yang, Yintang
    Liu, Xiaoxian
    Ding, Ruixue
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [17] A Through-Silicon-Via (TSV) Shunt-grounded Conductor Backed Ring Resonator
    Lina, Nay
    Dixita, Pradeep
    Suna, Jianbo
    Mab, Kaixue
    Miaoa, Jianmin
    Ma, Jianguo
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 784 - +
  • [18] A Rigorous Approach for the Modeling of Through-Silicon-Via Pairs Using Multipole Expansions
    Duan, Xiaomin
    Dahl, David
    Ndip, Ivan
    Lang, Klaus-Dieter
    Schuster, Christian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (01): : 117 - 125
  • [19] Hybrid Modeling and Analysis of Different Through-Silicon-Via (TSV)-Based 3D Power Distribution Networks
    Xu, Zheng
    Lu, James J. -Q.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [20] Through-Silicon-Via Characterization and Modeling Using a Novel One-Port De-Embedding Technique
    Peng, An-Sam
    Cho, Ming-Hsiang
    Wang, Yueh-Hua
    Wang, Meng-Fang
    Chen, David
    Wu, Lin-Kun
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1289 - 1293