Logic-In-Control-Architecture-Based Reconfigurable VLSI Using Multiple-Valued Differential-Pair Circuits

被引:0
|
作者
Okada, Nobuaki [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808579, Japan
来源
关键词
multiple-valued current-mode logic; fine-grain reconfigurable VLSI; direct allocation; control circuit; sequential logic circuit;
D O I
10.1587/transinf.E93.D.2126
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A fine-grain bit-serial multiple-valued reconfigurable VLSI based on logic-in-control architecture is proposed for effective use of the hardware resources. In logic-in-control architecture, the control circuits can be merged with the arithmetic/logic circuits, where the control and arithmetic/logic circuits are constructed by using one or multiple logic blocks. To implement the control circuit, only one state in a state transition diagram is allocated to one logic block, which leads to reduction of the complexity of interconnections between logic blocks. The fine-grain logic block is implemented based on multiple-valued current-mode circuit technology. In the fine-grain logic block, an arbitrary 3-variable binary function can be programmed by using one multiplexer and two universal literal circuits. Three-variable binary functions are used to implement the control circuit. Moreover, the hardware resources can be utilized to construct a bit-serial adder, because full-adder sum and carry can be realized by programming in the universal literal circuit. Therefore, the logic block can be effectively reconfigured for arithmetic/logic and control circuits. It is made clear that the hardware complexity of the control circuit in the proposed reconfigurable VLSI can be reduced in comparison with that of the control circuit based on a typically sequential circuit in the conventional FPGA and the fine-grain field-programmable VLSI reported until now.
引用
收藏
页码:2126 / 2133
页数:8
相关论文
共 50 条
  • [1] A Multiple-Valued Reconfigurable VLSI Architecture Using Binary-Controlled Differential-Pair Circuits
    Bai, Xu
    Kameyama, Michitaka
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (08): : 1083 - 1093
  • [2] Low-power multiple-valued reconfigurable VLSI using series-gating differential-pair circuits
    Okada, Nobuaki
    Kameyama, Michitaka
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2007, 13 (4-6) : 619 - 631
  • [3] Fine-grain multiple-valued reconfigurable VLSI using series-gating differential-pair circuits and its evaluation
    Okada, Nobuaki
    Kameyama, Michitaka
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (09): : 1437 - 1443
  • [4] Fine-Grain Cell Design for Multiple-Valued Reconfigurable VLSI Using a Single Differential-Pair Circuit
    Munirul, Haque Mohammad
    Kameyama, Michitaka
    [J]. ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 80 - 85
  • [5] Fine-Grain Pipelined Reconfigurable VLSI Architecture Based on Multiple-Valued Multiplexer Logic
    Shimabukuro, Katsuhiko
    Kameyama, Michitaka
    [J]. 2017 IEEE 47TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2017), 2017, : 19 - 24
  • [6] Multiple-Valued Reconfigurable VLSI Processor Based on Superposition of Data and Control Signals
    Okada, Nobuaki
    Kameyama, Michitaka
    [J]. ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 54 - 59
  • [7] Multiple-valued logic circuits design using negative differential resistance devices
    Berezowski, Krzysztof S.
    Vrudhula, Sarma B. K.
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2007, 13 (4-6) : 447 - 466
  • [8] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net
    Bai, Xu
    Kameyama, Michitaka
    [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
  • [9] Current-Source-Sharing Differential-Pair Circuits for a Low-Power Fine-Grain Reconfigurable VLSI Architecture
    Bai, Xu
    Kameyama, Michitaka
    [J]. 2012 42ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2012, : 208 - 213
  • [10] Low-Power Multiple-Valued Source-Coupled Logic Circuits Using Dual-Supply Voltages for a Reconfigurable VLSI
    Bai, Xu
    Kameyama, Michitaka
    [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 164 - 169