共 50 条
- [1] A Multiple-Valued Reconfigurable VLSI Architecture Using Binary-Controlled Differential-Pair Circuits [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (08): : 1083 - 1093
- [3] Fine-grain multiple-valued reconfigurable VLSI using series-gating differential-pair circuits and its evaluation [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (09): : 1437 - 1443
- [4] Fine-Grain Cell Design for Multiple-Valued Reconfigurable VLSI Using a Single Differential-Pair Circuit [J]. ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 80 - 85
- [5] Fine-Grain Pipelined Reconfigurable VLSI Architecture Based on Multiple-Valued Multiplexer Logic [J]. 2017 IEEE 47TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2017), 2017, : 19 - 24
- [6] Multiple-Valued Reconfigurable VLSI Processor Based on Superposition of Data and Control Signals [J]. ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 54 - 59
- [8] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
- [9] Current-Source-Sharing Differential-Pair Circuits for a Low-Power Fine-Grain Reconfigurable VLSI Architecture [J]. 2012 42ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2012, : 208 - 213
- [10] Low-Power Multiple-Valued Source-Coupled Logic Circuits Using Dual-Supply Voltages for a Reconfigurable VLSI [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 164 - 169