Finite Element Modeling of C4 Cracking in a Large Die Large Laminate Coreless Flip Chip Package

被引:0
|
作者
Li, Shidong [1 ]
Sinha, Tuhin [1 ]
Wassick, Thomas [1 ]
Lombardi, Thomas [1 ]
Reynolds, Charles [1 ]
Quinlan, Brian [1 ]
Iruvanti, Sushumna [1 ]
机构
[1] IBM Corp, IBM Syst, Hopewell Jct, NY 12533 USA
关键词
Coreless; large die large laminate; C4; fatigue; thermal cycling; thermomechanical modeling; TECHNOLOGY;
D O I
10.1109/ECTC.2016.214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
BGA substrates made of organic materials are now industry standard as they provide significant advantages over the ceramic dielectric-based predecessors in manufacturing cost and electrical performance. A typical organic laminate structure consists of one or more layers of build-up and copper on each side of a copper clad core. In recent years, the industry has also introduced the concept of organic build up laminate without a core layer, more commonly known as coreless laminates, to overcome the disadvantages of the plated through holes (PTH) in the core structures, which specifically drive restrictions in wiring capability and retard signal transmission speed. Although coreless laminates offer better opportunity for low cost and high speed transmission package designs, they are usually associated with high thermal warpage due to the lack of reinforcement provided by a rigid core layer. This becomes particularly challenging in large body size substrates. Furthermore, the composite coefficient of thermal expansion (CTE) of a coreless laminate is significantly higher than cored alternatives, which leads to higher chip package interaction (CPI) stresses. This paper focuses on the reliability issues of C4 bump cracking in a large die large laminate (LDLL) coreless flip chip package. C4 solder bumps are subjected to shear strains and fatigue degradation during thermal cycling and power cycling in field operation. Such shear strain is normally proportional to the DNP (distance from neutral point). Therefore solder fatigue often occurs at the corner C4's first. To further increase the reliability concern, the composite CTE's of coreless organic laminates are higher than cored laminates, which impose additional shear strain to the C4 interconnect bumps. Two coreless flip chip packages, with pad defined C4 bumps and solder mask opening defined C4 bumps, will be examined in this paper. Comparison of fail counts after 1000 cycles of deep thermal cycling (DTC) reveals that pad defined C4 bumps are more robust than solder mask opening defined C4's. Failure analysis of the cracked C4 bumps will be illustrated. The thermal-mechanical modeling methodology will be outlined and verification of simulations with experimental results will be presented. Parametric studies on the effect of C4 bump geometry, laminate material properties and other form factors on C4 fatigue will be discussed. A predictive model for C4 solder joint fatigue in coreless flip chip packages will be proposed.
引用
收藏
页码:271 / 276
页数:6
相关论文
共 28 条
  • [1] Warpage Improvement for Large Die Flip Chip Package
    Xiong, Bingshou
    Lee, Myung-June
    Kao, Thomas
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 40 - +
  • [2] Finite Element Analysis of Thermal Cycling Reliability of an Extra Large Thermally Enhanced Flip Chip BGA Package with Rotated Die
    Ma, Y. Y.
    Luan, J. E.
    Goh, K. Y.
    Whiddon, J. W.
    Che, F. X.
    Hu, G. J.
    Baraton, X.
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 709 - 715
  • [3] Structural optimization of fine pitch, large die flip chip package
    Viswanath, AGK
    Fang, W
    Chai, TC
    Khan, N
    Sampath, S
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 105 - 108
  • [4] Impact of Chip Package Interaction on Cu/Ultra low-k interconnect delamination in Flip Chip Package with large die
    Uchibori, Chihiro J.
    Lee, Michael
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 217 - 219
  • [5] Package-Chip Co-Design to Increase Flip-Chip C4 Reliability
    Logan, Sheldon
    Guthaus, Matthew R.
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 553 - 558
  • [6] Finite Element Modeling Methodology for Monotonic Bend Test of Flip-Chip BGA Package
    McCann, Scott
    Lee, Tom
    Ramalingam, Suresh
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 2086 - 2091
  • [7] Finite-Element Analysis and Experimental Test for a Capped-Die Flip-Chip Package Design
    Shen, Yuci
    Zhang, Leilei
    Zhu, Weihang
    Zhou, Jiang
    Fan, Xuejun
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (09): : 1308 - 1316
  • [8] Failure Analysis of Flip Chip C4 Package Using Focused Ion Beam Milling Technique
    Cao, Lihong
    Loc Tran
    Donna, Wallace
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 81 - 85
  • [9] Chip Package Interaction Analysis for Cu/Ultra Low-k Large Die Flip Chip Ball Grid Array
    Uchibori, Chihiro J.
    Lee, Michael
    Zhang, Xeufeng
    Ho, Paul S.
    IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 87 - +
  • [10] A Manufacturing Approach to Reducing Underfill Voiding on Large Die (> 18 mm) Flip Chip Organic Laminate Packaging
    de Sousa, Isabel
    Belanger, Luc
    Dufort, Catherine
    Chenier, Simon D. L.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1023 - 1029