A 65fJ/b Inter-Chip Inductive-Coupling Data Transceivers Using Charge-Recycling Technique for Low-Power Inter-Chip Communication in 3-D System Integration

被引:10
|
作者
Niitsu, Kiichi [1 ]
Kawai, Shusuke [1 ]
Miura, Noriyuki [1 ]
Ishikuro, Hiroki [1 ]
Kuroda, Tadahiro [1 ]
机构
[1] Keio Univ, Dept Elect & Elect Engn, Yokohama, Kanagawa 2238522, Japan
关键词
CMOS integrated circuits (ICs); low-power design; wireless communication; REDUCTION; LINK;
D O I
10.1109/TVLSI.2011.2150252
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a low-power inductive-coupling link in 90-nm CMOS. Our newly proposed transmitter circuit uses a charge-recycling technique for power-aware 3-D system integration. The cross-type daisy chain enables charge recycling and achieves power reduction without sacrificing communication performance such as a high timing margin, low bit error rate and high bandwidth. There are two design issues in the cross-type daisy chain: pulse amplitude reduction and another is inter-channel skew. To compensate for these issues, an inductor design and a replica circuit are proposed and investigated. Test chips were designed and fabricated in 90-nm CMOS to verify the validity of the proposed transmitter. Measurements revealed that the proposed cross-type daisy chain transmitter achieved an energy efficiency of 65 fJ/bit without degrading the timing margin, data rate, or bit error rate. In order to investigate the compatibility of the transmitter with technology scaling, a simulation of each technology node was performed. The simulation results indicate that the energy dissipation can be potentially reduced to less than 10 fJ/bit in 22 nm CMOS with proposed cross-type daisy chain.
引用
收藏
页码:1285 / 1294
页数:10
相关论文
共 11 条
  • [1] A 65 fJ/b Inductive-Coupling Inter-Chip Transceiver Using Charge Recycling Technique for Power-Aware 3D System Integration
    Niitsu, Kiichi
    Kawaj, Shusuke
    Miura, Noriyuki
    Ishikuro, Hiroki
    Kuroda, Tadahiro
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 97 - 100
  • [2] Inductive Coupling Transceivers for Inter-chip Data Communication
    Kuroda, Tadahiro
    2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY: SYNERGY OF RF AND IC TECHNOLOGIES, PROCEEDINGS, 2009, : 13 - 15
  • [3] Inductive Coupling Transceivers for Inter-chip Data Communication
    Kuroda, Tadahiro
    2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2009), 2009, : 372 - 374
  • [4] Modeling and Experimental Verification of Misalignment Tolerance in Inductive-Coupling Inter-Chip Link for Low-Power 3-D System Integration
    Niitsu, Kiichi
    Kohama, Yoshinori
    Sugimori, Yasufumi
    Kasuga, Kazutaka
    Osada, Kenichi
    Irie, Naohiko
    Ishikuro, Hiroki
    Kuroda, Tadahiro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1238 - 1243
  • [5] A 50% power reduction in inductive-coupling transceiver for 3D-stacked inter-chip data link
    Zhang, Li
    Li, Tie
    Wang, Baocun
    Zou, Xuecheng
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [6] 60% Power reduction in inductive-coupling inter-chip link by current-sensing technique
    Niitsu, Kiichi
    Miura, Noriyuki
    Inoue, Mari
    Nakagawa, Yoshihiro
    Tago, Masamoto
    Mizuno, Masayuki
    Ishikuro, Hiroki
    Kuroda, Tadahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2215 - 2219
  • [7] Capacitive inter-chip data and power transfer for 3-D VLSI
    Culurciello, Eugenio
    Andreou, Andreas G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12) : 1348 - 1352
  • [8] A 1 Tb/s 3 W inductive-coupling transceiver for 3D-stacked inter-chip clock and data link
    Miura, Noriyuki
    Mizoguchi, Daisuke
    Inoue, Mari
    Niitsu, Kiichi
    Nakagawa, Yoshihiro
    Tago, Masamoto
    Fukaishi, Muneo
    Sakurai, Takayasu
    Kuroda, Tadahiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 111 - 122
  • [9] 3D Integration of Ka-band RFIC by Inductive Inter-chip Wireless Communication Using Figure-8 Coils
    Usui, Masairo
    Shiba, Kota
    Hamada, Mototsugu
    Kuroda, Tadahiro
    2020 IEEE 29TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2020), 2020,
  • [10] A 195-Gb/s 1.2-W inductive inter-chip wireless superconnect with transmit power control scheme for 3-D-stacked system in a package
    Miura, N
    Mizoguchi, D
    Inoue, M
    Sakurai, T
    Kuroda, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 23 - 34