Design of Power-Efficient Approximate Multipliers for Approximate Artificial Neural Networks

被引:82
|
作者
Mrazek, Vojtech [1 ]
Sarwar, Syed Shakib [2 ]
Sekanina, Lukas [1 ]
Vasicek, Zdenek [1 ]
Roy, Kaushik [2 ]
机构
[1] Brno Univ Technol, Fac Informat Technol, Ctr Excellence IT4Innovat, CS-61090 Brno, Czech Republic
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
D O I
10.1145/2966986.2967021
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Artificial neural networks (NN) have shown a significant promise in difficult tasks like image classification or speech recognition. Even well-optimized hardware implementations of digital NNs show significant power consumption. It is mainly due to non-uniform pipeline structures and inherent redundancy of numerous arithmetic operations that have to be performed to produce each single output vector. This paper provides a methodology for the design of well-optimized power-efficient NNs with a uniform structure suitable for hardware implementation. An error resilience analysis was performed in order to determine key constraints for the design of approximate multipliers that are employed in the resulting structure of NN. By means of a search based approximation method, approximate multipliers showing desired tradeoffs between the accuracy and implementation cost were created. Resulting approximate NNs, containing the approximate multipliers, were evaluated using standard benchmarks (MNIST dataset) and a real-world classification problem of Street-View House Numbers. Significant improvement in power efficiency was obtained in both cases with respect to regular NNs. In some cases, 91% power reduction of multiplication led to classification accuracy degradation of less than 2.80%. Moreover, the paper showed the capability of the back propagation learning algorithm to adapt with NNs containing the approximate multipliers.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Power-Efficient Approximate SAD Architecture with LOA Imprecise Adders
    Porto, Roger
    Agostini, Luciano
    Zatt, Bruno
    Roma, Nuno
    Porto, Marcelo
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 69 - 72
  • [22] A Power-Efficient FFT Hardware Architecture Exploiting Approximate Adders
    Ferreira, Guilherme
    Pereira, Pedro T. L.
    Paim, Guilherme
    Costa, Eduardo
    Bampi, Sergio
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [23] Efficient approximate multipliers with adjustable accuracy
    Pourkhatoon, Mohammadreza
    Zarandi, Azadeh Alsadat Emrani
    Mohammadi, Majid
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (02) : 318 - 337
  • [24] Design of An Approximate FFT Processor Based on Approximate Complex Multipliers
    Du, Jinhe
    Chen, Ke
    Yin, Peipei
    Yan, Chenggang
    Liu, Weiqiang
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 308 - 313
  • [25] Power-efficient neural network with artificial dendrites
    Li, Xinyi
    Tang, Jianshi
    Zhang, Qingtian
    Gao, Bin
    Yang, J. Joshua
    Song, Sen
    Wu, Wei
    Zhang, Wenqiang
    Yao, Peng
    Deng, Ning
    Deng, Lei
    Xie, Yuan
    Qian, He
    Wu, Huaqiang
    NATURE NANOTECHNOLOGY, 2020, 15 (09) : 776 - +
  • [26] Power-efficient neural network with artificial dendrites
    Xinyi Li
    Jianshi Tang
    Qingtian Zhang
    Bin Gao
    J. Joshua Yang
    Sen Song
    Wei Wu
    Wenqiang Zhang
    Peng Yao
    Ning Deng
    Lei Deng
    Yuan Xie
    He Qian
    Huaqiang Wu
    Nature Nanotechnology, 2020, 15 : 776 - 782
  • [27] AxSA: On the Design of High-Performance and Power-Efficient Approximate Systolic Arrays for Matrix Multiplication
    Waris, Haroon
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (06): : 605 - 615
  • [28] Design and evaluation of low power and area efficient approximate Booth multipliers for error tolerant applications
    Gundavarapu, Vishal
    Gowtham, P.
    Angeline, A. Anita
    Sasipriya, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 106
  • [29] Power-Efficient and Small- Area Approximate Multiplier Design with FPGA-Based Compressors
    Guo, Yi
    Chen, Xiu
    Zhou, Qilin
    Sun, Heming
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [30] Power-efficient and high-speed design of approximate full adders using CNFET technology
    Mehrabani, Yavar Safaei
    Ghanatghestani, Mokhtar Mohammadi
    SharifiRad, Rabe'e
    Hassanzadeh, Ali Mohammad
    INTERNATIONAL JOURNAL OF NANO DIMENSION, 2022, 13 (02) : 179 - 196