Performance driven multi-layer general area routing for PCB/MCM designs

被引:0
|
作者
Cong, J [1 ]
Madden, PH [1 ]
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper we present a new global router appropriate for Multichip Module (MCM) and dense Printed Circuit Board (PCB) design, which utilizes a hybrid of the classical rip-up and reroute approach, and the more recent iterative deletion[9] method. The global router addresses performance issues by utilizing recent results in high performance interconnect design, while still effectively minimizing global congestion. With experiments on the maze-routing component of our global router, we show that the choice of routing cost functions can have a significant impact on final solution quality. The results of a number of previously proposed routers may be improved dramatically by adopting the cost functions we suggest here. We also find little evidence of the "net ordering problem" when our cost functions and routing model are applied. The iterative deletion method is shown to improve global solution quality, particularly when high performance interconnect is required. We evaluate the performance of our global router by comparing the congestion of routes produced by our global router to those of a well known MCM router, V4R [14]. Our global router, MINOTAUR, supports arbitrary numbers of routing layers, differing capacities for each layer, preexisting congestion and obstacles, and; high performance interconnect structures (including those which require variable width interconnect).
引用
收藏
页码:356 / 361
页数:6
相关论文
共 50 条
  • [21] Impact of IP Layer Routing Policy on Multi-Layer Design
    Palkopoulou, E.
    Gerstel, O.
    Stiakogiannakis, I.
    Telkamp, T.
    Lopez, V.
    Tomkos, I.
    2014 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2014,
  • [22] Investigations of multi-layer ceramic-based MCM technology
    Sutono, A
    Pham, A
    Laskar, J
    Smith, WR
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 83 - 86
  • [23] Research on the influence of vias on signal transmission in multi-layer PCB
    Dong, Gao
    Biao, Yang
    Duan Xidong
    Yuan, Li
    PROCEEDINGS OF 2017 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), VOL 1, 2017, : 406 - 409
  • [24] Toward Multi-Layer Holistic Evaluation of System Designs
    Kleanthous, Marios
    Sazeides, Yiannakis
    Ozer, Emre
    Nicopoulos, Chrysostomos
    Nikolaou, Panagiota
    Hadjilambrou, Zacharias
    IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (01) : 58 - 61
  • [25] A multi-layer gridless area routing algorithm based on non-uniform-grid graph
    Xie, MD
    Qi, M
    Yan, XL
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1258 - 1262
  • [26] Bus Assignment Considering Flexible Escape Routing for Layer Minimization in PCB Designs
    Yan, Jin-Tai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (08) : 2699 - 2713
  • [27] Multi-layer over-the-cell routing with obstacles
    Tseng, HP
    Sechen, C
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 565 - 568
  • [28] Multi-layer framework for analysing and managing routing configurations
    Garcia Clemente, Felix J.
    Martinez Perez, Gregorio
    Gomez Skarmeta, Antonio F.
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (05) : 634 - 643
  • [29] A hierarchical genetic algorithm for multi-layer channel routing
    Cloyed, MP
    Ali, HH
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 1536 - 1539
  • [30] Robust Layer Assignment for Via Optimization in Multi-layer Global Routing
    Lee, Tsung-Hsien
    Wang, Ting-Chi
    ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 159 - 166