Time-Interleaved Switched Emitter Followers to Extend Front-End Sampling Rates to up to 200 GS/s

被引:6
|
作者
Thomas, Philipp [1 ,2 ]
Finkbeiner, Jakob [1 ]
Groezing, Markus [1 ]
Berroth, Manfred [1 ]
机构
[1] Univ Stuttgart, Inst Elect & Opt Commun Engn, D-70569 Stuttgart, Germany
[2] Nokia Bell Labs, New Providence, NJ 07974 USA
基金
欧盟地平线“2020”;
关键词
Analog-to-digital conversion; bipolar CMOS (BiCMOS) integrated circuits; demultiplexing; sampled data circuits; silicon germanium; BANDWIDTH; DESIGN; ADC;
D O I
10.1109/JSSC.2022.3192546
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Optical transceivers with more than 50 GBd are now being deployed, while the use of more than 100 GBd is currently under investigation. CMOS components, such as the analog-to-digital converter (ADC) in the receiver path, can be highly parallelized for higher sampling rates but are difficult to scale toward higher analog bandwidths. Thus, the hybrid integration of front-end circuits with the function of a bandwidth gearbox in other semiconductor technologies is an interesting research topic. In this article, we show an example of a time-interleaved analog demultiplexer (ADeMUX) with four track-and-hold (T/H) circuits based on switched emitter followers (SEFs) in a 90-nm silicon-germanium (SiGe)-Bipolar CMOS (BiCMOS) technology for parallel operation of four CMOS ADCs. The 50% duty cycle of the clock signal facilitates its generation and can save power consumption in the clock path or enable higher sampling rates compared with the 25% duty-cycle clock of other ADeMUX architectures. We show that using switched preamplifiers in front of the SEFs can double the bandwidth of each T/H lane. Experimental verification shows up to 57-GHz input bandwidth while requiring only 16-GHz input bandwidth for each of the ADCs that can be connected to the four 32-GS/s output channels. The circuit achieves 3-6-bit accuracy and is suitable for 100-GBd signaling and beyond with pulse amplitude modulation. To demonstrate the capability of higher sampling rates, measurement results at 4 x 50 GS/s = 200 GS/s are provided as well although significant advancement of the measurement environment is needed for a complete evaluation.
引用
收藏
页码:2599 / 2610
页数:12
相关论文
共 38 条
  • [21] An 8-bit 100-MS/s digital-to-skew converter embedded switch with a 200-ps range for time-interleaved sampling
    朱晓石
    陈迟晓
    徐佳靓
    叶凡
    任俊彦
    Journal of Semiconductors, 2013, 34 (03) : 76 - 80
  • [22] An 8-bit 100-MS/s digital-to-skew converter embedded switch with a 200-ps range for time-interleaved sampling
    朱晓石
    陈迟晓
    徐佳靓
    叶凡
    任俊彦
    Journal of Semiconductors, 2013, (03) : 76 - 80
  • [23] A 44 GHz-BW 18.5 GS/s Sampling Front-End Robust to Power Supply and Common-Mode Variations in 22 nm FDSOI
    Lotfi, Nima
    Scholz, Philipp
    Gerfers, Friedel
    2022 17TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2022), 2022, : 169 - 172
  • [24] A Time-Interleaved Digital-to-Analog Converter up to 118 GS/s With Integrated Analog Multiplexer in 28-nm FD-SOI CMOS Technology
    Widmann, Daniel
    Tannert, Tobias
    Du, Xuan-Quang
    Veigel, Thomas
    Grozing, Markus
    Berroth, Manfred
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (03) : 908 - 922
  • [25] A 1 GS/s 6-bit Time-Based Analog-to-Digital Converter (T-ADC) for Front-End Receivers
    Hassan, Ali H.
    Ali, Ahmed
    Ismail, M. Wagih
    Refky, Mohamed
    Ismail, Yehea
    Mostafa, Hassan
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1605 - 1608
  • [26] A 12-b 1-GS/s 31.5-mW Time-Interleaved SAR ADC With Analog HPF-Assisted Skew Calibration and Randomly Sampling Reference ADC
    Zhou, Yuan
    Xu, Benwei
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (08) : 2207 - 2218
  • [27] A 2x Time-Interleaved 28-GS/s 8-Bit 0.03-mm2 Switched-Capacitor DAC in 16-nm FinFET CMOS
    Caragiulo, Pietro
    Mattia, Oscar Elisio
    Arbabian, Amin
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (08) : 2335 - 2346
  • [28] A 3 GS/s >55 dBFS SNDR Time-Interleaved RF Track and Hold Amplifier with >67 dBc SFDR up to 3 GHz in 22FDX
    Wittenhagen, Enne
    Artz, Patrick
    Scholz, Philipp
    Gerfers, Friedel
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 139 - 142
  • [29] 14.4-GS/s, 5-bit, 50mW Time-Interleaved ADC with Distributed Track- and-Hold and Sampling Instant Synchronization for ADC-Based SerDes
    Jiang, Tao
    Chiang, Patrick Y.
    2015 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2015), 2015,
  • [30] A 112-Gb/s PAM-4 Long-Reach Wireline Transceiver Using a 36-Way Time-Interleaved SAR ADC and Inverter-Based RX Analog Front-End in 7-nm FinFET
    Im, Jay
    Zheng, Kevin
    Chou, Chuen-Huei Adam
    Zhou, Lei
    Kim, J. W.
    Chen, Stanley
    Wang, Y.
    Hung, H. -W.
    Tan, K.
    Lin, W.
    Roldan, Arianne Bantug
    Carey, D.
    Chlis, Ilias
    Casey, Ronan
    Bekele, A.
    Cao, Y.
    Mahashin, D.
    Ahn, H.
    Zhang, H.
    Frans, Y.
    Chang, K.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (01) : 7 - 18