A Serial Commutator Fast Fourier Transform Architecture for Real-Valued Signals

被引:18
|
作者
Garrido, Mario [1 ]
Unnikrishnan, Nanda K. [2 ]
Parhi, Keshab K. [2 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Terms-Fast Fourier transform (FFT); pipelined architecture; real-valued signals; serial commutator (SC); PIPELINED FFT PROCESSOR; VLSI ARCHITECTURE; DESIGN;
D O I
10.1109/TCSII.2017.2753941
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a novel pipelined architecture to compute the fast Fourier transform of real input signals in a serial manner, i.e., one sample is processed per cycle. The proposed architecture, referred to as real-valued serial commutator, achieves full hardware utilization by mapping each stage of the fast Fourier transform (FFT) to a half-butterfly operation that operates on real input signals. Prior serial architectures to compute FFT of real signals only achieved 50% hardware utilization. Novel data-exchange and data-reordering circuits are also presented. The complete serial commutator architecture requires 2 log(2) N - 2 real adders, log(2) N - 2 real multipliers, and N + 9 log(2) N - 19 real delay elements, where N represents the size of the FFT.
引用
收藏
页码:1693 / 1697
页数:5
相关论文
共 50 条
  • [1] A Modified Serial Commutator Architecture for Real-Valued Fast Fourier Transform
    Park, Sungjin
    Jeon, Dongsuk
    2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 170 - 175
  • [2] An efficient pipelined architecture for real-valued Fast Fourier Transform
    Kumar, M. Aravind
    Chari, K. Manjunatha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (04) : 692 - 708
  • [3] REAL-VALUED FAST FOURIER-TRANSFORM ALGORITHMS
    SORENSEN, HV
    JONES, DL
    HEIDEMAN, MT
    BURRUS, CS
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1987, 35 (06): : 849 - 863
  • [4] A FAST FOURIER TRANSFORM ALGORITHM FOR REAL-VALUED SERIES
    BERGLAND, GD
    COMMUNICATIONS OF THE ACM, 1968, 11 (10) : 703 - +
  • [5] Two-parallel pipelined fast Fourier transform processors for real-valued signals
    Glittas, Antony Xavier
    Sellathurai, Mathini
    Lakshminarayanan, G.
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (04) : 330 - 336
  • [6] Computation of an efficient pipelined fast Fourier transform architecture characterized with real-valued functions
    Surya Prasad
    Arunachalaperumal Chellaperumal
    Journal of Computational Electronics, 2025, 24 (1)
  • [7] Efficient VLSI Architecture for Decimation-in-Time Fast Fourier Transform of Real-Valued Data
    Meher, Pramod Kumar
    Mohanty, Basant Kumar
    Patel, Sujit Kumar
    Ganguly, Soumya
    Srikanthan, Thambipillai
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (12) : 2836 - 2845
  • [8] Fast computation algorithm for the discrete Fourier transform of a real-valued sequence
    Tsuchiya, M
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1997, 80 (09): : 11 - 20
  • [9] FAST FOURIER-TRANSFORM ALGORITHM FOR SYMMETRIC REAL-VALUED SERIES
    ZIEGLER, H
    IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1972, AU20 (05): : 353 - &
  • [10] Energy-Efficient Fast Fourier Transform for Real-Valued Applications
    Eleftheriadis, Charalampos
    Karakonstantis, Georgios
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (05) : 2458 - 2462