Effect of Design Parameters on Thermomechanical Stress in Silicon of Through-Silicon Via

被引:7
|
作者
Hwang, Joo-Sun [1 ]
Seo, Seung-Ho [1 ]
Lee, Won-Jun [1 ]
机构
[1] Sejong Univ, Dept Nanotechnol & Adv Mat Engn, 209 Neungdong Ro, Seoul 05006, South Korea
关键词
through-silicon vias; thermomechanical stress; finite element analysis; design parameter; silicon cracking;
D O I
10.1115/1.4033923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We examined the effect of the design parameters of a through-silicon via (TSV) on the thermomechanical stress distribution at the bottom of the TSV using finite element analysis. Static analyses were carried out at 350 degrees C to simulate the maximum thermomechanical stress during postplating annealing. The thermomechanical stress is concentrated in the lower region of a TSV, and the maximum stress in silicon occurs at the bottom of the TSV. The TSV diameter and dielectric liner thickness were two important determinants of the maximum stress in the silicon. The maximum stress decreased with decreasing TSV diameter, whereas the effect of aspect ratio was negligible. A thick dielectric liner is advantageous for lowering the maximum stress in silicon. The minimum dielectric thickness resulting in a maximum stress less than the yield stress of silicon was 520, 230, and 110 nm for via diameters of 20, 10, and 5 mu m, respectively. The maximum stress also decreased with the thickness of the copper overburden.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Thermomechanical Reliability Challenges For 3D Interconnects With Through-Silicon Vias
    Ryu, Suk-Kyu
    Lu, Kuan-Hsun
    Zhang, Xuefeng
    Im, Jay
    Ho, Paul S.
    Huang, Rui
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2010, 1300 : 189 - +
  • [42] Through-Silicon Via-Based Capacitor and Its Application in LDO Regulator Design
    Qian, Libo
    Qian, Kefang
    He, Xitao
    Chu, Zhufei
    Ye, Yidie
    Shi, Ge
    Xia, Yinshui
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (08) : 1947 - 1951
  • [43] Thermomechanical Failure Analysis of Through-Silicon Via Interface Using a Shear-Lag Model With Cohesive Zone
    Ryu, Suk-Kyu
    Jiang, Tengfei
    Im, Jay
    Ho, Paul S.
    Huang, Rui
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (01) : 318 - 326
  • [44] Signal Integrity Design and Analysis of Differential High-Speed Serial Links in Silicon Interposer With Through-Silicon Via
    Cho, Kyungjun
    Kim, Youngwoo
    Lee, Hyunsuk
    Song, Jinwook
    Park, Junyong
    Lee, Seongsoo
    Kim, Subin
    Park, Gapyeol
    Son, Kyungjune
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (01): : 107 - 121
  • [45] The design and optimization of novel elliptic cylindrical through-silicon via and its temperature characterization
    Guan, Wenbo
    Lu, Hongliang
    Zhang, Yuming
    Zhang, Yimen
    ENGINEERING REPORTS, 2022, 4 (04)
  • [46] Copper Electrodeposition Parameters Optimization for Through-Silicon Vias Filling
    Delbos, E.
    Omnes, L.
    Etcheberry, A.
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 109 - 118
  • [47] Influence of Copper Pumping on Integrity and Stress of Through-Silicon Vias
    Su, Fei
    Pan, Xiaoxu
    Huang, Pengfei
    Guan, Yong
    Chen, Jing
    Ma, Shenglin
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (08): : 1221 - 1225
  • [48] Through-Silicon Via Placement With Shuffled Frog Leap Algorithm
    Su, Shaobo
    Li, Huiyun
    Xu, Guoqin
    2014 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS IEEE-ROBIO 2014, 2014, : 2036 - 2042
  • [49] High frequency simulation of through-silicon via(TSV) failure
    Yu, Chih-Yu
    Long, Yu-Hao
    Pan, Chung-Long
    Huang, Yu-Jung
    Cheng, Shih-Ting
    Chen, Yu-Wei
    2018 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING (EMAP), 2018,
  • [50] Coupling Capacitance Extraction in Through-Silicon Via (TSV) Arrays
    Ramadan, Tarek
    Yahya, Eslam
    Dessouky, Mohamed
    Ismail, Yehea
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 470 - 473