Mitigating Shift-Based Covert-Channel Attacks in Racetrack Last Level Caches

被引:0
|
作者
Zhao, Lei [1 ]
Zhang, Youtao [1 ]
Yang, Jun [1 ]
机构
[1] Univ Pittsburgh, Pittsburgh, PA 15260 USA
关键词
Racetrack Memory; Covert Channel; Last Level Cache;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Racetrack memory (RM, also known DWM (domain wall memory)) is an emerging memory technology that has many advantages such as low power, high density, and low access latency. Recent studies have shown that it is promising to architect RM as last level cache (LLC). Given that a RM track consists of m domains (for storing m bits data) and n access heads (1 <= n < m,), one RM access often requires multiple hops of shift to move the access head above the domain to he accessed. This leads to variant access latency, which may be exploited to initiate covert channel attacks to leak sensitive information in secure computing environment,. In this paper, we elaborate the feasibility of such attacks and propose secure head management policies to effectively mitigate the attacks in RM LLCs. Our experimental results show that the proposed schemes can reduce the new discovered shift-based covert channel's capacity by up to 260 times with modest performance overhead.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] TPPD: Targeted Pseudo Partitioning based Defence for cross-core covert channel attacks
    Kaur, Jaspinder
    Das, Shirshendu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2023, 135
  • [22] Mitigating Timing-Based NoC Side-Channel Attacks With LLC Remapping
    Kar, Anurag
    Liu, Xueyang
    Kim, Yonghae
    Saileshwar, Gururaj
    Kim, Hyesoon
    Krishna, Tushar
    IEEE COMPUTER ARCHITECTURE LETTERS, 2023, 22 (01) : 53 - 56
  • [23] Energy minimization in the STT-RAM-based high-capacity last-level caches
    Khajekarimi, Elyas
    Jamshidi, Kamal
    Vafaei, Abbas
    JOURNAL OF SUPERCOMPUTING, 2019, 75 (10): : 6831 - 6854
  • [24] A Novel NoC-Based Design for Fault-Tolerance of Last-Level Caches in CMPs
    BanaiyanMofrad, Abbas
    Dutt, Nikil
    Girao, Gustavo
    CODES+ISSS'12:PROCEEDINGS OF THE TENTH ACM INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE-CODESIGN AND SYSTEM SYNTHESIS, 2012, : 63 - 72
  • [25] Energy minimization in the STT-RAM-based high-capacity last-level caches
    Elyas Khajekarimi
    Kamal Jamshidi
    Abbas Vafaei
    The Journal of Supercomputing, 2019, 75 : 6831 - 6854
  • [26] Randomizing Set-Associative Caches Against Conflict-Based Cache Side-Channel Attacks
    Song, Wei
    Xue, Zihan
    Han, Jinchi
    Li, Zhenzhen
    Liu, Peng
    IEEE TRANSACTIONS ON COMPUTERS, 2024, 73 (04) : 1019 - 1033
  • [27] ENDURA : Enhancing Durability of Multi Level Cell STT-RAM based Non Volatile Memory Last Level Caches
    Kumar, Yogesh
    Sivakumar, S.
    Jose, John
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,
  • [28] Network-Based Machine Learning Detection of Covert Channel Attacks on Cyber-Physical Systems
    Li, Hongwei
    Chasaki, Danai
    2022 IEEE 20TH INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS (INDIN), 2022, : 195 - 201
  • [29] Mitigating Traffic-based Side Channel Attacks in Bandwidth-efficient Cloud Storage
    Zuo, Pengfei
    Hua, Yu
    Wang, Cong
    Xia, Wen
    Cao, Shunde
    Zhou, Yukun
    Sun, Yuanyuan
    2018 32ND IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2018, : 1153 - 1162
  • [30] Beyond the Bridge: Contention-Based Covert and Side Channel Attacks on Multi-GPU Interconnect
    Zhang, Yicheng
    Nazaraliyev, Ravan
    Dutta, Sankha Baran
    Abu-Ghazaleh, Nael
    Marquez, Andres
    Barker, Kevin
    2024 INTERNATIONAL SYMPOSIUM ON SECURE AND PRIVATE EXECUTION ENVIRONMENT DESIGN, SEED 2024, 2024, : 35 - 36