Area optimization in 6T and 8T SRAM cells considering Vth variation in future processes

被引:2
|
作者
Morita, Yasuhiro [1 ]
Fujiwara, Hidehiro
Noguchi, Hiroki
Iguchi, Yusuke
Nii, Koji
Kawaguchi, Hiroshi
Yoshimoto, Masahiko
机构
[1] Kobe Univ, Kobe, Hyogo 6578501, Japan
[2] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 10期
关键词
6T SRAM cell; 8T SRAM cell; V-th variation;
D O I
10.1093/ietele/e90-c.10.1949
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper shows that an 8T SRAM cell is superior to a 6T cell in terms of cell area in a future process. At a 65-nm node and later, the 6T cell comprised of the minimum-channel-length transistors cannot make the minimum area because of threshold-voltage variation. In contrast, the 8T cell can employ the optimized transistors and achieves the minimum area even if it is used as a single-port SRAM. In a 32-nm process, the 8T-cell area is smaller than the 6T cell by 14.6% at a supply voltage of 0.8 V. We also discuss the area and access time comparisons between the 6T-SRAM and 8T-SRAM macros.
引用
收藏
页码:1949 / 1956
页数:8
相关论文
共 50 条
  • [1] SEU Tolerance of FinFET 6T SRAM, 8T SRAM and DICE Memory Cells
    Sajit, Ahmed S.
    Turi, Michael A.
    [J]. 2017 IEEE 7TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE IEEE CCWC-2017, 2017,
  • [2] A Design Space Comparison of 6T and 8T SRAM Core-Cells
    Bauer, Florian
    Georgakos, Georg
    Schmitt-Landsiedel, Doris
    [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 116 - +
  • [3] An Evaluation of 6T and 8T FinFET SRAM Cell Leakage Currents
    Turi, Michael A.
    Delgado-Frias, Jose G.
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 523 - 526
  • [4] Area comparison between 6T and 8T SRAM cells in dual-Vdd scheme and DVS scheme
    Morita, Yasuhiro
    Fujiwara, Hidehiro
    Noguchi, Hiroki
    Iguchi, Yusuke
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2695 - 2702
  • [5] Impact of Design Parameters on 6T and 8T SRAM cells at 45nm technology
    Sharma, Joshika
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (01): : 41 - 52
  • [6] Comparison of 6T and 8T SRAM Cell with Parameters at 45 nm Technology
    Sharma, Joshika
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 : 263 - 267
  • [7] Quantification of figures of merit of 7T and 8T SRAM cells in subthreshold region and their comparison with the conventional 6T SRAM cell
    Sharma, Pulkit
    Anusha, R.
    Bharath, K.
    Gulati, Jasmine K.
    Walia, Preet K.
    Darak, Sumit J.
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [8] Performance Evaluation of 6T, 7T & 8T SRAM at 180 nm Technology
    Kumar, Mukesh
    Ubhi, Jagpal Singh
    [J]. 2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [9] 8T vs. 6T SRAM cell radiation robustness: A comparative analysis
    Alorda, Bartomeu
    Torrens, Gabriel
    Bota, Sebastia
    Segura, Jaume
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (02) : 350 - 359
  • [10] Ultra low power dual-gate 6T and 8T stack forced CNFET SRAM cells
    Maruthamuthu, Saravana
    [J]. MICROELECTRONICS JOURNAL, 2013, 44 (01) : 15 - 19