共 50 条
- [1] SEU Tolerance of FinFET 6T SRAM, 8T SRAM and DICE Memory Cells [J]. 2017 IEEE 7TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE IEEE CCWC-2017, 2017,
- [2] A Design Space Comparison of 6T and 8T SRAM Core-Cells [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 116 - +
- [3] An Evaluation of 6T and 8T FinFET SRAM Cell Leakage Currents [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 523 - 526
- [5] Impact of Design Parameters on 6T and 8T SRAM cells at 45nm technology [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (01): : 41 - 52
- [6] Comparison of 6T and 8T SRAM Cell with Parameters at 45 nm Technology [J]. ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 : 263 - 267
- [7] Quantification of figures of merit of 7T and 8T SRAM cells in subthreshold region and their comparison with the conventional 6T SRAM cell [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
- [8] Performance Evaluation of 6T, 7T & 8T SRAM at 180 nm Technology [J]. 2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,