LVDCSL: A high fan-in, high-performance, low-voltage differential current switch logic family

被引:6
|
作者
Somasekhar, D [1 ]
Roy, K [1 ]
机构
[1] Purdue Univ, Dept Elect Engn, W Lafayette, IN 47906 USA
关键词
complementary metal-oxide-semiconductor (CMOS); design; dynamic logic circuit; high-performance; low-voltage; low-power dissipation;
D O I
10.1109/92.736130
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a low voltage differential current switch logic (LVDCSL) gate capable of achieving high performance for large fan-in gates. High fan-in is enabled by using a large height predischarged N channel metal-oxide-semiconductor (NMOS) trees. The power penalty of an increased number of internal nodes in the gate is mitigated by restricting their voltage swings. The salient features of this low-voltage DCSL family are high speed for high fan-in large stack height NMOS trees, low power due to restricted internal voltage swings, simple interface to static complementary metal-oxide-semiconductor (CMOS), and a latching nature which locks out inputs once outputs are evaluated. Results show that LVDCSL is capable of working at under 2 V in a 0.35-mu CMOS process while being faster than comparable Domino gates. At the same time total power consumption is reduced. LVDCSL achieves 40% delay improvement and 22% power reduction in comparison with dual rail Domino gates for 8 bit carry look-ahead circuits. Results for the critical path of an adder reveal that the complexity afforded by the gate, effectively decreases the number of logic levels and leads to improved performance.
引用
收藏
页码:573 / 577
页数:5
相关论文
共 50 条
  • [1] A Low-Voltage high-performance Differential Static Logic (LVDSL) family
    Fahim, AM
    Elmasry, MI
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 230 - 233
  • [2] LVDCSL: Low voltage Differential Current Switch Logic, a robust low power DCSL family
    Somasekhar, D
    Roy, K
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 18 - 23
  • [3] High fan-in differential current mirror logic
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3894 - +
  • [5] Design of enhanced differential cascode voltage switch logic (EDCVSL) circuits for high fan-in gate
    Kang, DW
    Kim, YB
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 309 - 313
  • [6] Low-voltage, high-performance current mirror circuit techniques
    Meaamar, Ali
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 661 - +
  • [7] Low-voltage high-performance switched current memory cell
    Handkiewicz, A
    Sniatala, P
    Lukowiak, M
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 12 - 16
  • [8] LOW-VOLTAGE HIGH-PERFORMANCE E-D MOS LOGIC
    CHOI, DH
    SALAMA, CAT
    ELECTRONICS LETTERS, 1981, 17 (23) : 879 - 880
  • [9] DIFFERENTIAL CURRENT SWITCH - HIGH-PERFORMANCE AT LOW-POWER
    EICHELBERGER, EB
    BELLO, SE
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1991, 35 (03) : 313 - 320
  • [10] Robustness aware high performance high fan-in domino OR logic design
    宫娜
    汪金辉
    郭宝增
    王永清
    曹晓兵
    田秀丽
    Journal of Semiconductors, 2009, (06) : 107 - 110