A programmable DSP architecture for wireless communication systems

被引:0
|
作者
Kamalizad, A [1 ]
Tabrizi, N [1 ]
Bagherzadeh, N [1 ]
Hatanaka, A [1 ]
机构
[1] Univ Calif Irvine, EECS Dept, Irvine, CA 92697 USA
关键词
PARALLEL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Programmable solutions for fast mobile communication systems are attracting ever-growing attention due to different and also evolving communication standards. They overcome the shortcomings of ASIC design, by allowing multimode operation, and general-purpose processors by exploiting, the inherent data level parallelism in the application. MaRS, a Macro-pipelined Reconfigurahle System, is a domain specific programmable parallel DSP architecture, aimed at harnessing the inherent parallelism.; in such applications. In this paper, we present them MaRS architecture along with the latest modifications and algorithms that are mapped onto it, We have mapped an IEEE 802.11a WLAN transmitter including a parallel FFT and soft decision Viterbi decoder on MaRS. Our simulation results show that the performance achieved on MaRS meets the stringent timing constraints of the IEEE 802.11a baseband transceiver at its highest rate, with 20% slack leaving a playground for system level power optimization. Finally we have mapped the EEMBC telecom suite on MaRS to evaluate and compare our architecture with existing architectures.
引用
收藏
页码:231 / 238
页数:8
相关论文
共 50 条
  • [1] Design and Implementation of a Memory Architecture in DSP for wireless communication
    Zhao, Chaoxing
    Wu, Jun
    Chen, Xin
    PROCEEDINGS OF THE 2015 10TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA CHINACOM 2015, 2015, : 607 - 611
  • [2] A reconfigurable architecture for wireless communication systems
    Parizi, Hooman
    Niktash, Afshin
    Kamalizad, Arnir
    Bagherzadeh, Nader
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 250 - +
  • [3] A Novel Amplitude Modulation Architecture via Time-Varying Programmable Metasurface for Wireless Communication Systems
    Chen, Liwen
    Weng, Qing
    Chen, Jing
    Gu, Jian-Feng
    IEEE ACCESS, 2020, 8 : 75127 - 75134
  • [4] A broadband receiver architecture for wireless communication systems
    Spiegel, SJ
    21ST IEEE CONVENTION OF THE ELECTRICAL AND ELECTRONIC ENGINEERS IN ISRAEL - IEEE PROCEEDINGS, 2000, : 121 - 124
  • [5] Architecture support for reconfigurable multithreaded processors in programmable communication systems
    Mamidi, Surnan
    Schulte, Michael J.
    Iancu, Daniel
    Glossner, John
    2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 320 - +
  • [6] A parallel programmable energy-efficient architecture for computationally-intensive DSP systems
    Baas, BM
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2185 - 2189
  • [7] Programmable DSP systems using FPGA
    Tan, EC
    Wahab, A
    Wong, KK
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 654 - 658
  • [8] Smart antenna and its DSP simulation for PHS wireless communication systems
    Xie, Ning
    Zhou, Yuan-Ping
    Li, Wei-Ke
    Wang, Wei-Quan
    2008, Journal of Zhongshan University, Guangzhou, China (47):
  • [9] DSP Implementation of Digital Pre-Distortion in Wireless Communication Systems
    Choo, Hong Ning
    Varahram, Pooria
    Ali, Borhanuddin Mohd
    2013 IEEE MALAYSIA INTERNATIONAL CONFERENCE ON COMMUNICATIONS (MICC), 2013, : 207 - 212
  • [10] Desing and optimization of a programmable instruction decoder for DSP architecture
    Jung, Yong-Kyu
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 333 - 338