A Completely Efficient Charge Recovery Adiabatic Logic Content Addressable Memory

被引:0
|
作者
Jothi, D. [1 ]
Sivakumar, R. [1 ]
机构
[1] RMK Engn Coll, Dept Elect & Commun Engn, Madras, Tamil Nadu, India
关键词
CAM; Adiabatic logic; ECRL; CVSL;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents the design of a complete Energy Efficient Charge Recovery Adiabatic Logic Content Addressable Memory using the energy recycling principle of adiabatic logic. Generally, in the design of adiabatic CAM, the storage array is built by using a basic CAM cell but the decoders which drives the bit lines and word lines are realized by using different adiabatic logic structures such as Complementary Pass Transistor Adiabatic Logic (CPAL), Split-level Charge Recovery Logic (SCRL), Two Level Adiabatic Logic (2LAL), Quasi-Adiabatic Logic, Positive Feedback Adiabatic Logic (PFAL), Two Phase Adiabatic Static Clocked Logic (2PASCL), Pre-resolve and Sense Adiabatic Logic (PSAL), Efficient Charge Recovery Adiabatic Logic (ECRL), etc., In this paper, we propose an innovative complete ECRL CAM cell built with ECRL bit line drivers and word line drivers. Thus charges of node capacitances on these lines along with that in the cells are well recovered. An evaluation is made between the conventional CAM Architecture and the proposed ECRL CAM Architecture. The simulation results of a 4x4 adiabatic logic Complete ECRL CAM proves to be better with a power saving of 65% than the conventional CAM. The circuits are designed using 180nm CMOS technology with a power supply of 1.8V using Cadence Virtuoso.
引用
收藏
页码:36 / 41
页数:6
相关论文
共 50 条
  • [21] An Adiabatic Content-Addressable Memory Based on Dual Threshold Leakage Reduction Technique
    Jiang, Jintao
    Sheng, Xiaolei
    Hu, Jianping
    [J]. INFORMATION AND AUTOMATION, 2011, 86 : 501 - 507
  • [22] Design and analysis of low power memory using efficient charge recovery logic circuits
    Lee, C
    Na, I
    Moon, Y
    [J]. CURRENT APPLIED PHYSICS, 2005, 5 (03) : 237 - 243
  • [23] Improved structure for efficient charge recovery logic
    Liu, F
    Lau, KT
    [J]. ELECTRONICS LETTERS, 1998, 34 (18) : 1731 - 1732
  • [24] Efficient Charge Recovery Logic for Power Gating in Logic Circuits
    Subhashini, R.
    Geetha, M.
    [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [25] Content-addressable memory implementations for the three key operations of fuzzy logic
    Tao, J
    Yao, L
    [J]. OPTICAL ENGINEERING, 1999, 38 (03) : 477 - 484
  • [26] CAM/TCAM - NML: (Ternary) Content Addressable Memory implemented with Nanomagnetic Logic
    Fonseca, Amanda F.
    Willian, Douglas L.
    Soares, Thiago R. B. S.
    Melo, Luiz G. C.
    Vilela Neto, Omar P.
    [J]. 2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 174 - 179
  • [27] NOVEL CONTENT ADDRESSABLE MEMORY
    GHOSH, D
    DALY, JC
    FRIED, J
    [J]. ELECTRONICS LETTERS, 1989, 25 (08) : 524 - 526
  • [28] Charge-recovery power clock generators for adiabatic logic circuits
    Arsalan, M
    Shams, M
    [J]. 18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 171 - 174
  • [29] A reconfigurable content addressable memory
    Guccione, SA
    Levi, D
    Downs, D
    [J]. PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 2000, 1800 : 882 - 889
  • [30] Memristor Content Addressable Memory
    Chen, Wanlong
    Yang, Xiao
    Wang, Frank Z.
    [J]. 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2014, : 83 - 87